# ADDRESS MULTIPLEXER AND REFRESH COUNTER FOR 4K DYNAMIC RAMs

- Ideal For 2104A
- Simplifies System Design
- Reduces Package Count
- Standard 24-Pin DIP
- Address Input to Output Delay: 9ns Maximum Driving 15pF, 25ns Maximum Driving 250pF
- Suitable For Either Distributed Or Burst Refresh
- Single Power Supply: +5 Volts ±10%

The Intel® 3232 contains an address multiplexer and refresh counter for multiplexed address dynamic RAMs requiring refresh of up to 6 input addresses (or 4K bits for 64 x 64 organization). It multiplexes twelve bits of system supplied address to six output address pins. The device also contains a 6 bit refresh counter which is externally controlled so that either distributed or burst refresh may be used. The high performance of the 3232 makes it especially suitable for use with high speed N-channel RAMs like the 2104A.

The 3232 operates from a single +5 volt power supply and is specified for operation over a 0 to +75°C ambient temperature range.



COUNT – ADVANCES INTERNAL REFRESH COUNTER. ZERO DETECT – INDICATES A ZERO IN THE REFRESH ADDRESS (USED IN BURST REFRESH MODE).

# **Absolute Maximum Ratings\***

| Temperature Under Bias -65° to +125°C   Storage Temperature -65° to +160°C |  |
|----------------------------------------------------------------------------|--|
| All Input, Output, or<br>Supply Voltages0.5V to +7 Volts                   |  |
| Output Currents                                                            |  |

#### \*COMMENT:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **D.C. and Operating Characteristics**

All Limits Apply for  $V_{cc} = 5.0V \pm 10\%$ ,  $T_A = 0^{\circ}C$  to  $+ 75^{\circ}C$ 

| SYMBOL          | PARAMETER                            |      | LIMITS           |       | UNIT | TEST CONDITIONS         |
|-----------------|--------------------------------------|------|------------------|-------|------|-------------------------|
|                 |                                      | MIN. | <b>TYP</b> . (1) | MAX.  |      |                         |
| F               | Input Load Current                   |      | -0.04            | -0.25 | mA   | V <sub>IN</sub> = 0.45V |
| l <sub>R</sub>  | Input Leakage Current                |      | 0                | 10    | μA   | V <sub>1N</sub> = 5.5V  |
| Vih             | Input High Voltage                   | 2.0  |                  |       | V    |                         |
| VIL             | Input Low Voltage                    |      |                  | 0.8   | V    |                         |
| Vol             | Output Low Voltage                   |      | 0.25             | 0.40  | V    | $I_{OL} = 5mA$          |
| V <sub>он</sub> | Output High Voltage (0-0s)           | 2.8  | 4.0              |       | v    | I <sub>он</sub> = –1mA  |
| V <sub>он</sub> | Output High Voltage<br>(Zero Detect) | 2.4  | 3.3              |       | v    | I <sub>он</sub> = -1mA  |
| lcc             | Power Supply Current                 |      | 100              | 150   | mA   | $V_{\rm cc} = 5.5V$     |

Note 1. Typical values are for  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0V$ .

# A.C. Characteristics

All Limits Apply for V<sub>CC</sub> = +5.0V  $\pm$ 10%, T<sub>A</sub> = 0°C to 75°C, Load = 1 TTL, C<sub>L</sub> = 250pF, Unless Otherwise Specified.

| SYMBOL           | PARAMETER                      | MIN. | <b>TYP</b> <sup>(1)</sup> | MAX. | UNIT | CONDITIONS                              |
|------------------|--------------------------------|------|---------------------------|------|------|-----------------------------------------|
| t <sub>AO</sub>  | Address Input to Output Delay  |      | 6                         | 9    | ns   | Refresh Enable = Low <sup>(1) (2)</sup> |
| t <sub>AOI</sub> | Address Input to Output Delay  |      | 16                        | 25   | ns   | Refresh Enable = Low                    |
| t <sub>oo</sub>  | Row Enable to Output Delay     | 7    | 12                        | 27   | ns   | Refresh Enable = Low <sup>(1) (2)</sup> |
| t <sub>ooi</sub> | Row Enable to Output Delay     | 12   | 28                        | 41   | ns   | Refresh Enable = Low                    |
| t <sub>EO</sub>  | Refresh Enable to Output Delay | 7    | 14                        | 27   | ns   | Note 1, 2                               |
| teoi             | Refresh Enable to Output Delay | 12   | 30                        | 45   | ns   |                                         |
| t <sub>co</sub>  | Count to Output                | 15   | 40                        | 60   | ns   | Refresh Enable = High(1) (2)            |
| t <sub>coi</sub> | Count to Output                | 20   | 55                        | 80   | ns   | Refresh Enable = High                   |
| fc               | Counting Frequency             | 5    |                           |      | MHz  |                                         |
| tcpw             | Count Pulse Width              | 35   |                           |      | ns   |                                         |
| t <sub>cz</sub>  | Count to Zero Detect           | 15   |                           | 70   | ns   | Note 2                                  |

Note 1: V<sub>CC</sub> = 5.0V, T<sub>A</sub> = 25°C

2: CL = 15pF

A.C. TIMING WAVEFORMS (Typically used with 2104A)

## NORMAL CYCLE



## **REFRESH CYCLE**



#### PIN NAMES AND FUNCTIONS

| Pin<br>Name                               | Function                                                                                                                                                                                                                                |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count Input                               | Active low input increments<br>internal six bit counter by<br>one for each count pulse in.                                                                                                                                              |
| Refresh Enable<br>Input                   | Active high input which<br>determines whether the<br>3232 is in refresh mode (H)<br>or address enable (L).                                                                                                                              |
| A <sub>0</sub> -A <sub>5</sub> Inputs     | Row Address inputs.                                                                                                                                                                                                                     |
| A <sub>6</sub> -A <sub>11</sub> Inputs    | Column address inputs.                                                                                                                                                                                                                  |
| $\overline{O}_0 - \overline{O}_5$ Outputs | Address outputs to mem-<br>ories. Inverted with respect<br>to address inputs.                                                                                                                                                           |
| GND                                       | Power supply ground.                                                                                                                                                                                                                    |
| Zero Detect<br>Output                     | Active low output which<br>senses that all six bits of<br>refresh address in the count-<br>er are zero. Can be used in<br>the burst mode to sense<br>refresh completion.                                                                |
| Row Enable<br>Input                       | High input selects row, low<br>input selects column addres-<br>ses of the driven memories.                                                                                                                                              |
| V <sub>cc</sub>                           | +5V power supply input.                                                                                                                                                                                                                 |
|                                           | Name<br>Count Input<br>Refresh Enable<br>Input<br>A <sub>0</sub> -A <sub>5</sub> Inputs<br>A <sub>6</sub> -A <sub>11</sub> Inputs<br>$\overline{O}_0$ - $\overline{O}_5$ Outputs<br>GND<br>Zero Detect<br>Output<br>Row Enable<br>Input |

### **DEVICE OPERATION**

The Intel<sup>®</sup> 3232 Address Multiplexer/Refresh Counter performs the following functions:

- 1. Row, Column and Refresh Address multiplexing
- 2. Address counting for burst or distributed refresh.

These functions are controlled by two signals: Refresh Enable and Row Enable, both of which are active high TTL inputs. The truth table on page 1 shows the levels required to multiplex to the output:

- 1. Refresh addresses (from internal counter)
- 2. Row addresses (A<sub>0</sub> through A<sub>5</sub>)
- 3. Column addresses (A<sub>6</sub> through A<sub>11</sub>)

#### **Burst Refresh Mode**

When refresh is requested, the refresh enable input is high. This input is ANDed with the 6 outputs of the internal 6 bit counter. At each  $\overline{Count}$  pulse the counter increments by one, sequencing the outputs ( $\overline{O}_0$ - $\overline{O}_3$ ) through all 64 row addresses. When the counter sequences to all zeros, the Zero Detect output goes low signaling the end of the refresh sequence. Due to counter decoding spikes, the Zero Detect output is valid only after t<sub>CZ</sub> following the low going edge of Count.

#### **Distributed Refresh Mode**

In the distributed refresh mode, one row is selected for refresh each  $(t_{REFRESH}/n)$  time where n = number of rows in the device and  $t_{REFRESH}$  is the specified refresh rate for the device. For the 2104A  $t_{REFRESH}$  = 2msec and n = 64, therefore one row is refreshed each 31  $\mu$ sec. Following the refresh cycle at row  $n_x$ , the Count input is pulsed, advancing the refresh address by one row so that the next refresh cycle will be performed on row  $n_{x+1}$ . The Count input may be pulsed following each refresh cycle or within the refresh cycle after the specified memory device address hold time.

#### Row and Column Address

All twelve system address lines are applied to the inputs of the 3232. When Refresh Enable is low and Row Enable is high, input addresses  $A_0$ - $A_3$  are gated to the outputs and applied to the driven memories. Conversely, when Row Enable is low (with Refresh Enable still low), input addresses  $A_0$ - $A_{11}$  are gated to the outputs and applied to the driven memories.

Figure 1 shows a typical connection between the 3232 and the 2104A 4K dynamic RAM. When the memory devices are driven directly by the 3232, the address applied to the memory devices is the inverse of the address at the 3232 inputs due to the inverted outputs of the 3232. This should be remembered when checking out the memory system.



