# Technical Data

# **Dual Intelligent High-Current Self-Protected Silicon** High-Side Switch (4.0 mOhm)

### **Thermal Addendum**

#### Introduction

This thermal addendum is provided as a supplement to the MC33984 technical datasheet. The addendum provides thermal performance information that may be critical in the design and development of system applications. All electrical, application, and packaging information is provided in the datasheet.

#### **Packaging and Thermal Considerations**

This package is a dual die package. There are two heat sources in the package independently heating with P<sub>1</sub> and P<sub>2</sub>. This results in two junction temperatures,  $T_{J1}$  and  $T_{J2}$ , and a thermal resistance matrix with  $R_{\theta JAmn}$ .

For m, n = 1,  $R_{\theta JA11}$  is the thermal resistance from Junction 1 to the reference temperature while only heat source 1 is heating with P<sub>1</sub>.

For m = 1, n = 2,  $R_{\theta \text{JA}12}$  is the thermal resistance from Junction 1 to the reference temperature while heat source 2 is heating with  $P_2$ . This applies to  $R_{\theta J21}$ and  $R_{\theta,122}$ , respectively.

The stated values are solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. Stated values were obtained by measurement and simulation according to the standards listed below.

#### **Standards**

**Table 1. Thermal Performance Comparison** 

| Thermal<br>Resistance             | 1 = Power Chip, 2 = Logic Chip [°C/W] |                              |                 |  |
|-----------------------------------|---------------------------------------|------------------------------|-----------------|--|
|                                   | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |
| R <sub>0</sub> JAmn (1) (2)       | 20                                    | 16                           | 39              |  |
| R <sub>θJB<i>mn</i></sub> (2) (3) | 6.0                                   | 2.0                          | 26              |  |
| R <sub>0</sub> JAmn (1) (4)       | 53                                    | 40                           | 72              |  |
| R <sub>0</sub> JCmn (5)           | <0.5                                  | 0.0                          | 1.0             |  |

#### Notes:

- 1. Per JEDEC JESD51-2 at natural convection, still air condition.
- 2. 2s2p thermal test board per JEDEC JESD51-7 and JESD51-5.
- 3. Per JEDEC JESD51-8, with the board temperature on the center trace near the power outputs.
- 4. Single layer thermal test board per JEDEC JESD51-3 and JFSD51-5
- 5. Thermal resistance between the die junction and the exposed pad; "infinite" heat sink attached to exposed pad.

33984

**High-Side Switch** 



98ARL10521D 16-TERMINAL PQFN 12 mm x 12 mm

Note For package dimensions, refer to 98ARL10521D.



Note: Recommended via diameter is 0.5 mm. PTH (plated through hole) via must be plugged / filled with epoxy or solder mask in order to minimize void formation and to avoid any solder wicking into the

Figure 1. Surface Mount for Power PQFN with Exposed Pads



Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products.





Figure 2. Thermal Test Board

## **Device on Thermal Test Board**

Material: Single layer printed circuit board

FR4, 1.6 mm thickness

Cu traces, 0.07 mm thickness

Outline: 80 mm x 100 mm board area,

including edge connector for

thermal testing

Area A: Cu heat-spreading areas on board

surface

Ambient Conditions: Natural convection, still air

**Table 2. Thermal Resistance Performance** 

| Thermal<br>Resistance | Area A<br>(mm²) | 1 = Power Chip, 2 = Logic Chip (°C/W) |                              |                 |  |
|-----------------------|-----------------|---------------------------------------|------------------------------|-----------------|--|
|                       |                 | m = 1,<br>n = 1                       | m = 1, n = 2<br>m = 2, n = 1 | m = 2,<br>n = 2 |  |
| $R_{\theta JAmn}$     | 0               | 55                                    | 42                           | 74              |  |
|                       | 300             | 41                                    | 31                           | 66              |  |
|                       | 600             | 38                                    | 29                           | 64              |  |

 $R_{\theta JA}$  is the thermal resistance between die junction and ambient air.

This device is a dual die package. Index m indicates the die that is heated. Index n refers to the number of the die where the junction temperature is sensed.





Figure 3. Device on Thermal Test Board  $R_{\theta JA}$ 



Figure 4. Transient Thermal Resistance  $R_{\theta JA}$  (1 W Step Response) Device on Thermal Test Board Area A = 600 (mm²)



How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorlQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorlQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.

Document Number: MC33984PNATAD

Rev 3.0 05/2012

