# LOW-POWER DELAYS 31 L, 34L Series 5 Tap and Triple Independent 14 Pin Moulded DIP #### #### description The 31L and 34L series of Digital Delay Modules are Advanced Low-Power Schottky TTL buffered delay lines providing precise delay times and direct compatibility with TTL. Five equally spaced delay taps, and triple independent equal delays are each packaged in low profile 14 pin dual-in-line configurations having industry standard pin-outs. Internal termination of the delay line and compensation for propagation delays are incorporated in the design so that no additional external components are required. These modules are particularly suitable for high density board designs. | absolute maximum ratings over operating free-air temperature range | |--------------------------------------------------------------------| | Supply voltage V <sub>cc</sub> | | Input voltage | | Min. pulse width as % of total delay | | Input pulse repetition rate PRR | | Operating free-air temperature range | | Storage temperature range | | Temperature coefficient of delay | | Lead temperature 1.5mm from case for 10 seconds 300C | | drive capabilities | | Logic 0 output | | 20 LSTTL loads per unit max. | | Logic 1 output 20 LSTTL loads per unit max. | ## 31L, 34L Series 5 Tap and Triple Independent 14 Pin Moulded DIP ### electrical specifications over operating free-air temperature range | PARAMETER | TEST CONDITIONS | MIN | ТҮР | МАХ | UNIT | |------------------------------------------|----------------------------------------------------------------------|--------------------|------|------|------| | V <sub>IH</sub> High-level input voltage | | 2 | | | ٧ | | V <sub>IL</sub> Low-level input voltage | | 0.8 | | | ٧ | | VoH High-level output voltage | V <sub>IH</sub> =2V,<br>I <sub>OH</sub> =-0.4mA<br>VCC =4.5V to 5.5V | V <sub>cc</sub> -2 | | | ٧ | | Vor Low-level output voltage | Vcc =4.5V<br>loL=8mA,V <sub>IL</sub> =0.8V | | 0.35 | 0.5 | ٧ | | Ін High-level input current | Vcc=5.5V, V <sub>IH</sub> =2.7V | | | 20 | μΑ | | I <sub>IL</sub> Low-level input current | Vcc=5.5V, V <sub>IL</sub> =0.4V | | | -0.1 | mA | | Icc Supply current outputs high | Vcc=5.5V, V <sub>IL</sub> =0V | | 0.65 | 1.1 | mA | | Icc Supply current outputs low | Vcc=5.5V, V <sub>IH</sub> =4.5V | | 2.9 | 4.2 | mA | ### 31 L, 34L Series 5 Tap and Triple Independent 14 Pin Moulded DIP delay characteristics Vcc=5V, Ta=25C, no loads at taps, input test pulse width 100% of total delay, input rise time 3.0ns. delay tolerance from input to tap ±2ns or ±5% whichever is greater 31L SERIES 5 Tap 14 Pin DIP Package style H with pins 2, 3, 5, 9, 11 and 13 missing | PART No. | TOTAL DELAY<br>(ns)<br>±5% | TAP TO TAP DELAY (ns) | OUTPUT RISE TIME<br>(ns) | |------------|----------------------------|-----------------------|--------------------------| | 31L - 5500 | 50 | 10 ± 2 | 8 | | 31L - 5101 | 100 | 20 ± 2 | 8 | | 31L - 5151 | 150 | 30 ± 3 | 8 | | 31L - 5201 | 200 | 40 ± 4 | 8 | | 31L - 5251 | 250 | 50 ± 5 | 8 | | 31L - 5301 | 300 | 60 ± 6 | 8 | | 31L - 5351 | 350 | 70 ± 7 | 8 | | 31L - 5401 | 400 | 80 ± 8 | 8 | | 31L - 5451 | 450 | 90 ± 9 | 8 | | 31L - 5501 | 500 | 100 ± 10 | 8 | Note:Delays measured at 1.3V on leading edge, Rise Time measured from 0.8V to 2.0V ## 31L, 34L Series 5 Tap and Triple Independent 14 Pin Moulded DIP # 34L SERIES Triple independent equal 14 Pin DIP Package style H with pins 2, 4, 6, 9, 11and 13 missing | PART No. | TOTAL<br>DELAY (ns)<br>±5% (1) | RISE TIME<br>(ns)<br>max. | PART No. | TOTAL<br>DELAY (ns)<br>±5% (1) | RISE TIME<br>(ns)<br>max. | |-----------|--------------------------------|---------------------------|-----------|--------------------------------|---------------------------| | 34L - 010 | 10 | 8 | 34L - 060 | 60 | 8 | | 34L - 020 | 20 | 8 | 34L - 070 | 70 | 8 | | 34L - 030 | 30 | 8 | 34L - 080 | 80 | 8 | | 34L - 040 | 40 | 8 | 34L - 090 | 90 | 8 | | 34L - 050 | 50 | 8 | 34L - 100 | 100 | 8 | Note: Delays measured at 1.3V on leading edge, Rise Time measured from 0.8V to 2.0V (1) or $\pm 2ns$ whichever is greater . . .