# 74LVX373 Low Voltage Octal Transparent Latch with TRI-STATE® Outputs #### **General Description** The LVX373 consists of eight latches with TRI-STATE outputs for bus organized system applications. The latches appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state. The inputs tolerate up to 7V allowing interface of 5V systems to 3V systems. #### **Features** - Input voltage translation from 5V to 3V - Ideal for low power/low noise 3.3V applications - Available in SOIC JEDEC, SOIC EIAJ and SSOP packages - Guaranteed simultaneous switching noise level and dynamic threshold performance Ordering Code: See Section 11 #### **Logic Symbols** # Do D1 D2 D3 D4 D5 D6 D7 DE O0 O1 O2 O3 O4 O5 O6 O7 DITL/F/11613-1 # # Connection Diagram Pin Assignment for | Pin Names | Description | |--------------------------------|-------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | LÉ | Latch Enable Input | | ŌĒ | Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs | | | SOIC JEDEC | SOIC EIAJ | SSOP TYPE I | |-----------------------|-------------------------|---------------------------|--------------| | Order Number | 74LVX373M<br>74LVX373MX | 74LVX373SJ<br>74LVX373SJX | 74LVX373MSCX | | See NS Package Number | M20B | M20D | MSC20 | #### **Functional Description** The LVX373 contains eight D-type latches with TRI-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the $D_n$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE standard outputs are controlled by the Output Enable ( $\overline{\text{OE}}$ ) input. When $\overline{\text{OE}}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{\text{OE}}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. #### **Truth Table** | | Inputs | | | | | | |----|--------|----------------|----------------|--|--|--| | LE | ŌĒ | D <sub>n</sub> | On | | | | | Х | н | Х | Z | | | | | Н | L | L | L | | | | | Н | L | Н | Н | | | | | L | L | Х | O <sub>0</sub> | | | | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial O<sub>0</sub> = Previous O<sub>0</sub> before HIGH to Low transition of Latch Enable ### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V DC Input Diode Current (I<sub>IK</sub>) $V_1 = -0.5V$ — 20 mA DC input Voltage (V<sub>I</sub>) -0.5V to 7V DC Output Diode Current (IOK) $V_{O} = -0.5V$ -20 mA $V_{O} = V_{CC} + 0.5V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to V<sub>CC</sub> + 0.5V DC Output Source or Sink Current (I<sub>O</sub>) ± 25 mA DC V<sub>CC</sub> or Ground Current (I<sub>CC</sub> or I<sub>GND</sub>) ± 75 mA Storage Temperature (T<sub>STG</sub>) $-65^{\circ}\text{C to} + 150^{\circ}\text{C}$ Power Dissipation 180 mW Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) Input Voltage (V<sub>I</sub>) Output Voltage (V<sub>O</sub>) 2.0V to 3.6V 0V to 5.5V 0V to V<sub>CC</sub> Operating Temperature ( $T_A$ ) Input RIse and Fall Time ( $\Delta t/\Delta V$ ) -40°C to +85°C 0 ns/V to 100 ns/V #### **DC Electrical Characteristics** | | | | 74LVX373 | | | 74LV | X373 | | Conditions | | | |-----------------|---------------------------------------------|-------------------|------------------------|------------|------------------------------------|--------------------|--------------------|----|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--| | Symbol | Parameter \ | Vcc | T <sub>A</sub> = +25°C | | T <sub>A</sub> =<br>-40°C to +85°C | | Units | | | | | | | | | Min | Тур | Max | Min | Max | | | | | | V <sub>IH</sub> | High Level<br>Input<br>Voltage | 2.0<br>3.0<br>3.6 | 1.5<br>2.0<br>2.4 | | | 1.5<br>2.0<br>2.4 | | v | | | | | V <sub>IL</sub> | Low Level<br>Input<br>Voltage | 2.0<br>3.0<br>3.6 | | | 0.5<br>0.8<br>0.8 | - | 0.5<br>0.8<br>0.8 | v | | | | | VOH | High Level<br>Output<br>Voltage | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | | 1.9<br>2.9<br>2.48 | | v | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OH} = -50 \mu A$<br>$I_{OH} = -50 \mu A$<br>$I_{OH} = -4 \text{ mA}$ | | | V <sub>OL</sub> | Low Level<br>Output<br>Voltage | 2.0<br>3.0<br>3.0 | | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 | | 0.1<br>0.1<br>0.44 | V | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OL} = 50 \mu A$<br>$I_{OL} = 50 \mu A$<br>$I_{OL} = 4 mA$ | | | loz | TRI-STATE<br>Output<br>Off-State<br>Current | 3.6 | | | ±0.25 | | ±2.5 | μΑ | V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | | | | I <sub>IN</sub> | Input<br>Leakage<br>Current | 3.6 | | | ±0.1 | | ±1.0 | μА | V <sub>IN</sub> = 5.5V or GND | | | | Icc | Quiescent<br>Supply<br>Current | 3.6 | | - | 4.0 | | 40.0 | μΑ | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | ## Noise Characteristics: See Section 2 for Test Methodology | | | | 74LV | X373 | | | |------------------|------------------------------------------|------------------------|-----------------------|-------|----------|---------------------| | Symbol | Parameter | V <sub>CC</sub><br>(V) | T <sub>A</sub> = 25°C | | Units | C <sub>L</sub> (pF) | | | | | Тур | Limit | | | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic VOL | 3.3 | 0.5 | 0.8 | > | 50 | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic VOL | 3.3 | -0.5 | -0.8 | > | 50 | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | 3.3 | | 2.0 | \ \ | 50 | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | 3.3 | | 0.8 | <b>v</b> | 50 | Note: Input $t_f = t_f = 3$ ns. ## AC Electrical Characteristics: See Section 2 for Test Methodology | | | | 7 | 74LVX37 | 3 | 74LVX373 | | | | | |--------------------------------------|----------------------------------|------------------------|------------------------|---------|------|------------------------------------|------|-------|-------------------------------------------------|--| | Symbol | Parameter | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C | | | T <sub>A</sub> =<br>-40°C to +85°C | | Units | Conditions | | | | | | Min | Тур | Max | Min | Max | | | | | t <sub>PLH</sub> | Propagation Delay Time | 2.7 | | 7.7 | 15.0 | 1.0 | 18.5 | | $C_L = 15 pF$ | | | tPHL | D <sub>n</sub> to O <sub>n</sub> | | | 10.2 | 18.5 | 1.0 | 22.0 | ns | C <sub>L</sub> = 50 pF | | | | | 3.3 ±0.3 | | 6.0 | 9.7 | 1.0 | 11.5 | ] 115 | C <sub>L</sub> = 15 pF | | | | | 0.0 10.0 | | 8.5 | 13.2 | 1.0 | 15.0 | | C <sub>L</sub> = 50 pF | | | t <sub>PLH</sub> | Propagation Delay Time | 2.7 | | 7.5 | 14.5 | 1.0 | 17.5 | | C <sub>L</sub> = 15 pF | | | t <sub>PHL</sub> | LE to On | | | 10.0 | 18.0 | 1.0 | 21.0 | | C <sub>L</sub> = 50 pF | | | | | 3.3 ±0.3 | | 5.8 | 9.3 | 1.0 | 11.0 | ns | C <sub>L</sub> = 15 pF | | | | | 0.0 ± 0.0 | | 8.3 | 12.8 | 1.0 | 14.5 | | C <sub>L</sub> = 50 pF | | | t <sub>PZL</sub><br>t <sub>PZH</sub> | TRI-STATE Output<br>Enable Time | 2.7 | | 7.7 | 15.0 | 1.0 | 18.5 | | $C_L = 15 pF, R_L = 1 k\Omega$ | | | | | | | 10.2 | 18.5 | 1.0 | 22.0 | ns | $C_L = 50 \text{ pF, } R_L = 1 \text{ k}\Omega$ | | | | | 3.3 ±0.3 | | 6.0 | 9.7 | 1.0 | 11.5 | | $C_L = 15 \text{ pF, } R_L = 1 \text{ k}\Omega$ | | | | | | | 8.5 | 13.2 | 1.0 | 15.0 | | $C_L = 50 \text{ pF, R}_L = 1 \text{ k}\Omega$ | | | t <sub>PLZ</sub> | TRI-STATE Output | 2.7 | | 9.8 | 18.0 | 1.0 | 21.0 | ns | $C_L = 50$ pF, $R_L = 1$ k $\Omega$ | | | t <sub>PHZ</sub> | Disable Time | 3.3 ± 0.3 | | 8.2 | 12.8 | 1.0 | 14.5 | ] " | $C_L = 50 \text{ pF, } R_L = 1 \text{ k}\Omega$ | | | t <sub>W</sub> | LE Pulse Width, HIGH | 2.7 | 6.5 | | | 7.5 | | ns | | | | | | 3.3 ± 0.3 | 5.0 | | | 5.0 | | ] ''' | , | | | ts | Setup Time, Dn to LE | 2.7 | 6.0 | | | 6.0 | | ns | | | | | | 3.3 ±0.3 | 4.0 | | | 4.0 | | ] "" | | | | t <sub>H</sub> | Hold Time, D <sub>n</sub> to LE | 2.7 | 1.0 | | | 1.0 | | ns | | | | | | 3.3 ± 0.3 | 1.0 | | | 1.0 | | 1 ''3 | | | | toslh<br>toshl | Output to Output Skew (Note 1) | 2.7 | | | 1.5 | | 1.5 | ns | C <sub>L</sub> = 50 pF | | Note 1: Parameter guaranteed by design. $t_{OSLH} = |t_{PLHm} - t_{PLHn}|$ , $t_{OSHL} = |t_{PHLm} - t_{PHLn}|$ ## Capacitance | Symbol | | | 74LVX37 | '3 | 74L\ | Units | | | |------------------|-------------------------------------------|-----|---------|-----|---------------------------|-------|----|--| | | Parameter | т, | A = +2 | 5°C | T <sub>A</sub><br>−40°C 1 | | | | | | | Min | Тур | Max | Min Max | | ] | | | C <sub>IN</sub> | Input Capacitance | | 4 | 10 | | 10 | pF | | | C <sub>OUT</sub> | Output Capacitance | | 6 | | | | pF | | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (Note 1) | | 27 | | | | pF | | Note 1: C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(opr.)} = \frac{C_{PD} \times V_{CC} \times f_{|N} + I_{CC}}{8 \text{ (per Latch)}}$