

# HD-15530

# **CMOS Manchester Encoder-Decoder**

March 1997

### Features

- Support of MIL-STD-1553
- Data Rate ......1.25 MBit/s
- Sync Identification and Lock-In
- Clock Recovery
- Manchester II Encode, Decode
- Separate Encode and Decode

## Ordering Information

| PACKAGE | TEMP. RANGE                              | 1.25 MEGABIT/s | PKG. NO. |
|---------|------------------------------------------|----------------|----------|
| CERDIP  | -40 <sup>o</sup> C to +85 <sup>o</sup> C | HD1-15530-9    | F24.6    |
|         | -55°C to +125°C                          | HD1-15530-8    |          |
| SMD#    |                                          | 7802901JA      |          |
| CLCC    | -40 <sup>o</sup> C to +85 <sup>o</sup> C | HD4-15530-9    | J28.A    |
|         | -55°C to +125°C                          | HD4-15530-8    |          |
| SMD#    |                                          | 78029013A      |          |
| PDIP    | -40 <sup>o</sup> C to +85 <sup>o</sup> C | HD3-15530-9    | E24.6    |

### **Pinouts**

## Description

The Intersil HD-15530 is a high performance CMOS device intended to service the requirements of MIL-STD-1553 and similar Manchester II encoded, time division multiplexed serial data protocols. This LSI chip is divided into two sections, an Encoder and a Decoder. These sections operate completely independent of each other, except for the Master Reset functions.

This circuit meets many of the requirements of MIL-STD-1553. The Encoder produces the sync pulse and the parity bit as well as the encoding of the data bits. The Decoder recognizes the sync pulse and identifies it as well as decoding the data bits and checking parity.

This integrated circuit is fully guaranteed to support the 1MHz data rate of MIL-STD-1553 over both temperature and voltage. It interfaces with CMOS, TTL or N channel support circuitry, and uses a standard 5V supply.

The HD-15530 can also be used in many party line digital data communications applications, such as an environmental control system driven from a single twisted pair cable of fiber optic cable throughout the building.



1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2002. All Rights Reserved

## **Block Diagrams**





# **Pin Description**

| PIN<br>NUMBER | TYPE | NAME                   | SECTION | DESCRIPTION                                                                                                                                                                                          |  |
|---------------|------|------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1             | 0    | VALID WORD             | Decoder | Output high indicates receipt of a valid word, (valid parity and no Manchester errors).                                                                                                              |  |
| 2             | 0    | ENCODER SHIFT<br>CLOCK | Encoder | Output for shifting data into the Encoder. The Encoder samples SDI on the low-to-high transition of Encoder Shift Clock.                                                                             |  |
| 3             | 0    | TAKE DATA              | Decoder | Output is high during receipt of data after identification of a sync pulse a two valid Manchester data bits.                                                                                         |  |
| 4             | 0    | SERIAL DATA OUT        | Decoder | Delivers received data in correct NRZ format.                                                                                                                                                        |  |
| 5             | I    | DECODER CLOCK          | Decoder | Input drives the transition finder, and the synchronizer which in turn supplies the clock to the balance of the decoder, input a frequency equal to 12X the data rate.                               |  |
| 6             | I    | BIPOLAR ZERO IN        | Decoder | A high input should be applied when the bus is in its negative state. This pi must be held high when the Unipolar input is used.                                                                     |  |
| 7             | I    | BIPOLAR ONE IN         | Decoder | A high input should be applied when the bus is in its positive state. This pinnust be held low when the Unipolar input is used.                                                                      |  |
| 8             | I    | UNLPOLAR DATA IN       | Decoder | With pin 6 high and pin 7 low, this pin enters unipolar data into the transiti finder circuit. If not used this input must be held low.                                                              |  |
| 9             | 0    | DECODER SHIFT<br>CLOCK | Decoder | Output which delivers a frequency (DECODER CLOCK $\div$ 12), synchronized by the recovered serial data stream.                                                                                       |  |
| 10            | 0    | COMMAND SYNC           | Decoder | Output of a high from this pin occurs during output of decoded data whic<br>was preceded by a Command (or Status) synchronizing character. A lor<br>output indicates a Data synchronizing character. |  |
| 11            | I    | DECODER RESET          | Decoder | A high input to this pin during a rising edge of DECODER SHIFT CLOCK resets the decoder bit counting logic to a condition ready for a new word.                                                      |  |
| 12            | I    | GROUND                 | Both    | Ground Supply pin.                                                                                                                                                                                   |  |
| 13            | I    | MASTER RESET           | Both    | A high on this pin clears 2:1 counters in both Encoder and Decoder, and resets the $\div$ 6 circuit.                                                                                                 |  |
| 14            | 0    | ÷6 OUT                 | Encoder | Output from 6:1 divider which is driven by the ENCODER CLOCK.                                                                                                                                        |  |
| 15            | 0    | BIPOLAR ZERO OUT       | Encoder | An active low output designed to drive the zero or negative sense of a bipolar line driver.                                                                                                          |  |
| 16            | I    | OUTPUT INHIBIT         | Encoder | A low on this pin forces pin 15 and 17 high, the inactive states.                                                                                                                                    |  |
| 17            | 0    | BIPOLAR ONE OUT        | Encoder | An active low output designed to drive the one or positive sense of a bipolar line driver.                                                                                                           |  |

| PIN<br>NUMBER | TYPE NAME SECTION DESC |                 | DESCRIPTION |                                                                                                                              |
|---------------|------------------------|-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| 18            | I                      | SERIAL DATA IN  | Encoder     | Accepts a serial data stream at a data rate equal to ENCODER SHIFT CLOCK.                                                    |
| 19            | I                      | ENCODER ENABLE  | Encoder     | A high on this pin initiates the encode cycle. (Subject to the preceeding cycle being complete.)                             |
| 20            | Ι                      | SYNC SELECT     | Encoder     | Actuates a Command sync for an input high and Data sync for an input low.                                                    |
| 21            | 0                      | SEND DATA       | Encoder     | An active high output which enables the external source of serial data.                                                      |
| 22            | I                      | SEND CLOCK IN   | Encoder     | Clock input at a frequency equal to the data rate X2, usually driven by $\div$ 6 output.                                     |
| 23            | I                      | ENCODER CLOCK   | Encoder     | Input to the 6:1 divider, a frequency equal to the data rate X12 is usually input here.                                      |
| 24            | I                      | V <sub>CC</sub> | Both        | $V_{CC}$ is the +5V power supply pin. A 0.1µF decoupling capacitor from $V_{CC}$ (pin 24) to GROUND (pin 12) is recommended. |

I = Input O = Output

## **Encoder Operation**

The Encoder requires a single clock with a frequency of twice the desired data rate applied at the SEND CLOCK input. An auxiliary divide by six counter is provided on chip which can be utilized to produce the SEND CLOCK by dividing the DECODER CLOCK.

The Encoder's cycle begins when ENCODER ENABLE is high during a falling edge of ENCODER SHIFT CLOCK (1). This cycle lasts for one word length or twenty ENCODER SHIFT CLOCK periods. At the next low-to-high transition of the ENCODER SHIFT CLOCK, a high SYNC SELECT input actuates a command sync or a low will produce a data sync for the word (2). When the Encoder is ready to accept data, the SEND DATA output will go high and remain high for sixteen ENCODER SHIFT CLOCK periods (3). During these sixteen periods the data should be clocked into the SERIAL DATA input with every high-to-low transition of the ENCODER SHIFT CLOCK so it can be sampled on the lowto-high transition (3) - (4). After the sync and Manchester II coded data are transmitted through the BIPOLAR ONE and BIPOLAR ZERO outputs, the Encoder adds on an additional bit which is the parity for that word (5). If ENCODER ENABLE is held high continuously, consecutive words will be encoded without an interframe gap. ENCODER ENABLE must go low by time (5) as shown to prevent a consecutive word from being encoded. At any time a low on OUTPUT INHIBIT input will force both bipolar outputs to a high state but will not affect the Encoder in any other way.

To abort the Encoder transmission a positive pulse must be applied at MASTER RESET. Anytime after or during this pulse, a low-to-high transition on SEND CLOCK clears the internal counters and initializes the Encoder for a new word.



## **Decoder Operation**

The Decoder requires a single clock with a frequency of 12 times the desired data rate applied at the DECODER CLOCK input. The Manchester II coded data can be presented to the Decoder in one of two ways. The BIPOLAR ONE and BIPOLAR ZERO inputs will accept data from a comparator sensed transformer coupled bus as specified in Military Spec 1553. The UNIPOLAR DATA input can only accept non-inverted Manchester II coded data. (e.g. from BIPOLAR ONE ONE OUT of an Encoder through an inverter to Unipolar Data Input).

The Decoder is free running and continuously monitors its data input lines for a valid sync character and two valid Manchester data bits to start an output cycle. When a valid sync is recognized (1), the type of sync is indicated on COMMAND/DATA SYNC output. If the sync character was a command sync, this output will go high (2) and remain high for sixteen DECODER SHIFT CLOCK periods (3), otherwise it will remain low. The TAKE DATA output will go high and remain high (2) - (3) while the Decoder is transmitting the decoded data through SERIAL DATA OUT. The decoded

data available at SERIAL DATA OUT is in NRZ format. The DECODER SHIFT CLOCK is provided so that the decoded bits can be shifted into an external register on every low-to-high transition of this clock (2) - (3). Note that DECODER SHIFT CLOCK may adjust its phase up until the time that TAKE DATA goes high.

After all sixteen decoded bits have been transmitted (3) the data is checked for odd parity. A high on VALID WORD output (4) indicates a successful reception of a word without any Manchester or parity errors. At this time the Decoder is looking for a new sync character to start another output sequence. VALID WORD will go low approximately 20 DECODER SHIFT CLOCK periods after it goes high if not reset low sooner by a valid sync and two valid Manchester bits as shown (1).

At any time in the above sequence a high input on DECODER RESET during a low-to-high transition of DECODER SHIFT CLOCK will abort transmission and initialize the Decoder to start looking for a new sync character.



## HD-15530



## **MIL-STD-1553**

The 1553 standard defines a time division multiplexed data bus for application within aircraft. The bus is defined to be bipolar, and encoded in a Manchester II format, so no DC component appears on the bus. This allows transformer coupling and excellent isolation among systems and their environment.

The HD-15530 supports the full bipolar configuration, assuming a bus driver configuration similar to that in Figure 1. Bipolar inputs from the bus, like Figure 2, are also accommodated.

The signaling format in MIL-STD-1553 is specified on the assumption that the network of 32 or fewer terminals are controlled by a central control unit by means of Command

BUS '1" RFF "0" REF BUS FIGURE 6. SIMPLIFIED MIL-STD-1553 DRIVER FIGURE 7. SIMPLIFIED MIL-STD-1553 RECEIVER 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 COMMAND SYNC COMMAND WORD (FROM CONTROLLER TO TERMINAL) 5 5 5 DATA TERMINAL ADDRESS SUB ADDRESS DATA WORD SYNC SYNC Ρ /MODE COUNT R/T BIT BIT BIT PERIOD PERIOD PERIOD DATA WORD (SENT EITHER DIRECTION) 16 1 LOGICAL ONE DATA CONTROL WORD Р SYNC STATUS WORD (FROM TERMINAL TO CONTROLLER) 5 9 LOGICAL ZERO DATA TERMINAL SYNC CODE FOR FAILURE MODES TF ADDRESS ME FIGURE 8. MIL-STD-1553 CHARACTER FORMATS FIGURE 9. MIL-STD-1553 WORD FORMATS NOTE: This page is a summary of MIL-STD-1553 and is not intended to describe the operation of the HD-15530.

Words. Terminals respond with Status Words. Each word is preceded by a synchronizing pulse, and followed by parity bit, occupying a total of  $20\mu s$ . The word formats are shown in Figure 4. The special abbreviations are as follows:

- P Parity, which is defined to be odd, taken across all 17 bits.
- R/T Receive on logical zero, transmit on ONE.
- ME Message Error if logical 1.
- TF Terminal Flat, if set, calls for controller to request self-test data.

The paragraphs above are intended only to suggest the content of MIL-STD-1553, and do not completely describe its bus requirements, timing or protocols.

#### **Absolute Maximum Ratings**

| Supply Voltage+7.0                                             | V |
|----------------------------------------------------------------|---|
| Input, Output or I/O Voltage GND-0.3V to V <sub>CC</sub> +0.3V | V |
| ESD Classification Class                                       | 1 |

#### **Operating Conditions**

| Supply Voltage+                     | 4.5V to +5.5V                          |
|-------------------------------------|----------------------------------------|
| Temperature Range (T <sub>A</sub> ) |                                        |
| HD-15530-94                         | 0 <sup>o</sup> C to +85 <sup>o</sup> C |
| HD-15530-855                        | <sup>o</sup> C to +125 <sup>o</sup> C  |
| Encoder/Decoder Clock Rise Time     | 8ns Max                                |
| Encoder/Decoder Clock Fall Time     | 8ns Max                                |
| Sync Transition Span (TD2)          | ; Typ (Note 1)                         |
| Short Data Transition Span (TD4)    | Typ (Note 1)                           |
| Long Data Transition Span (TD5)     | ; Typ (Note 1)                         |
|                                     |                                        |

#### **Thermal Information**

| Thermal Resistance (Typical)          | $\theta_{JA}$ ( <sup>o</sup> C/W) | $\theta_{JC}$ (°C/W) |
|---------------------------------------|-----------------------------------|----------------------|
| CERDIP Package                        | 55                                | 12                   |
| CLCC Package                          | 65                                | 14                   |
| Plastic DIP Package                   | 60                                | N/A                  |
| Maximum Junction Temperature          |                                   |                      |
| Ceramic Package                       |                                   | -                    |
| Maximum Storage Temperature Range .   |                                   |                      |
| Maximum Lead Temperature (Soldering 1 | 0s)                               | +300 <sup>0</sup> C  |
| Die Characteristics                   |                                   |                      |
| Gate Count                            |                                   | 456 Gates            |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## **DC Electrical Specifications** $V_{CC} = 5V \pm 10\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ (HD-15530-9) $T_A = -55^{\circ}C$ to $+125^{\circ}C$ (HD-15530-8)

|                                |                  | LIMITS               |                     |                                                               |       |
|--------------------------------|------------------|----------------------|---------------------|---------------------------------------------------------------|-------|
| PARAMETER                      | SYMBOL           | MIN                  | MAX                 | TEST CONDITIONS                                               | UNITS |
| Input LOW Voltage              | V <sub>IL</sub>  | -                    | 0.2 V <sub>CC</sub> | $V_{CC}$ = 4.5V and 5.5V                                      | V     |
| Input HIGH Voltage             | VIH              | 0.7 V <sub>CC</sub>  | -                   | $V_{CC}$ = 4.5V and 5.5V                                      | V     |
| Input LOW Clock Voltage        | V <sub>ILC</sub> | -                    | GND +0.5            | $V_{CC}$ = 4.5V and 5.5V                                      | V     |
| Input HIGH Clock Voltage       | VIHC             | V <sub>CC</sub> -0.5 | -                   | $V_{CC}$ = 4.5V and 5.5V                                      | V     |
| Output LOW Voltage             | V <sub>OL</sub>  | -                    | 0.4                 | I <sub>OL</sub> = 1.8mA (Note 2), V <sub>CC</sub> = 4.5V      | V     |
| Output HIGH Voltage            | V <sub>OH</sub>  | 2.4                  | -                   | I <sub>OH</sub> = -3mA (Note 2), V <sub>CC</sub> = 4.5V       | V     |
| Input Leakage Current          | Ц                | -1.0                 | +1.0                | $V_{I} = GND \text{ or } V_{CC}, V_{CC} = 5.5V$               | μΑ    |
| Standby Supply Current         | ICCSB            | -                    | 2                   | V <sub>IN</sub> = V <sub>CC</sub> = 5.5V Output Open          | mA    |
| Operating Power Supply Current | ICCOP            | -                    | 10                  | $V_{CC}$ = 5.5V, $V_{IN}$ = $V_{CC}$ , f =15MHz, Outputs Open | mA    |
| Function Test                  | FT               | -                    | -                   | (Note 3)                                                      | -     |

NOTES:

1. TDC = Decoder clock period = 1/FDC

2. Interchanging of force and sense conditions is permitted.

3. Tested as follows: = f = 15MHz, V<sub>IH</sub> = 70% V<sub>CC</sub>, V<sub>IL</sub> = 20% V<sub>CC</sub>, C<sub>L</sub> = 50pF, V<sub>OH</sub>  $\geq$  1.5V and V<sub>OL</sub>  $\leq$  1.5V.

## **Capacitance** $T_A = +25^{\circ}C$ ; Frequency = 1MHz

| SYMBO           | PARAMETER          | TYPICAL | UNITS | CONDITIONS                                    |
|-----------------|--------------------|---------|-------|-----------------------------------------------|
| C <sub>IN</sub> | Input Capacitance  | 15      | pF    | All measurements are referenced to device GND |
| CO              | Output Capacitance | 15      | pF    |                                               |

## HD-15530

|                           |        | (NOTE 2)                                 | LIMITS               |                      |       |
|---------------------------|--------|------------------------------------------|----------------------|----------------------|-------|
| PARAMETER                 | SYMBOL | TEST CONDITIONS                          | MIN                  | MAX                  | UNITS |
| ENCODER TIMING            |        |                                          |                      |                      |       |
| Encoder Clock Frequency   | FEC    | $V_{CC}$ = 4.5V and 5.5V, $C_L$ = 50pF   | -                    | 15                   | MHz   |
| Send Clock Frequency      | FESC   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 2.5                  | MHz   |
| Encoder Data Rate         | FED    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 1.25                 | MHz   |
| Master Reset Pulse Width  | TMR    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 150                  | -                    | ns    |
| Shift Clock Delay         | TE1    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 125                  | ns    |
| Serial Data Setup         | TE2    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 75                   | -                    | ns    |
| Serial Data Hold          | TE3    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 75                   | -                    | ns    |
| Enable Setup              | TE4    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 90                   | -                    | ns    |
| Enable Pulse Width        | TE5    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 100                  | -                    | ns    |
| Sync Setup                | TE6    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 55                   | -                    | ns    |
| Sync Pulse Width          | TE7    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 150                  | -                    | ns    |
| Send Data Delay           | TE8    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 0                    | 50                   | ns    |
| Bipolar Output Delay      | TE9    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 130                  | ns    |
| Enable Hold               | TE10   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 10                   | -                    | ns    |
| Sync Hold                 | TE11   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 95                   | -                    | ns    |
| DECODER TIMING            |        | •                                        | •                    |                      |       |
| Decoder Clock Frequency   | FDC    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 15                   | MHz   |
| Decoder Data Rate         | FDD    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 1.25                 | MHz   |
| Decoder Reset Pulse Width | TDR    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 150                  | -                    | ns    |
| Decoder Reset Setup Time  | TDRS   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 75                   | -                    | ns    |
| Decoder Reset Hold Time   | TDRH   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 10                   | -                    | ns    |
| Master Reset Pulse        | TMR    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 150                  | -                    | ns    |
| Bipolar Data Pulse Width  | TD1    | $V_{CC}$ = 4.5V and 5.5V, $C_L$ = 50pF   | TDC + 10<br>(Note 1) | -                    | ns    |
| One Zero Overlap          | TD3    | $V_{CC}$ = 4.5V and 5.5V, $C_L$ = 50pF   | -                    | TDC - 10<br>(Note 1) | ns    |
| Sync Delay (ON)           | TD6    | $V_{CC}$ = 4.5V and 5.5V, $C_L$ = 50pF   | -20                  | 110                  | ns    |
| Take Data Delay (ON)      | TD7    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 0                    | 110                  | ns    |
| Serial Data Out Delay     | TD8    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | -                    | 80                   | ns    |
| Sync Delay (OFF)          | TD9    | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 0                    | 110                  | ns    |
| Take Data Delay (OFF)     | TD10   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 0                    | 110                  | ns    |
| Valid Word Delay          | TD11   | $V_{CC}$ = 4.5V and 5.5V, $C_{L}$ = 50pF | 0                    | 110                  | ns    |

NOTES:

1. TDC = Decoder clock period = 1/FDC

2. AC Testing as follows: Input levels: V<sub>IH</sub> = 70% V<sub>CC</sub>, V<sub>IL</sub> = 20% V<sub>CC</sub>; Input rise/fall times driven at 1ns/V; Timing Reference levels: 1.5V; Output load: C<sub>L</sub> = 50pF.



HD-15530





### **Burn-In Circuits**





#### NOTES:

- 1.  $V_{CC} = 5.5V \pm 0.5V$ 2.  $V_{IH} = 4.5V \pm 10\%$ 3.  $V_{IL} = -0.2V + 0.4V$
- 4.  $R1 = 47K\Omega \pm 5\%$
- 5.  $R2 = 1.8K\Omega \pm 5\%$
- 6.  $F0 = 100 KHz \pm 10\%$
- 7.  $C1 = 0.01 \mu F$  Min.

## **Die Characteristics**

## DIE DIMENSIONS:

155 x 195 x 19mils

#### METALLIZATION: Type: Si-Al Thickness: 11kÅ ±2kÅ

## Metallization Mask Layout



GLASSIVATION: Type: SiO<sub>2</sub>

Thickness: 8kA ±1kÅ

WORST CASE CURRENT DENSITY:  $1.8 \times 10^5 \text{ A/cm}^2$ 



Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time withou notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may resul from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com