Data Sheet March 1999 FN2802.3 ## Decimating Digital Filter The HSP43220/883 Decimating Digital Filter is a linear phase low pass decimation filter which is optimized for filtering narrow band signals in a broad spectrum of a signal processing applications. The HSP43220/883 offers a single chip solution to signal processing application which have historically required several boards of ICs. This reduction in component count results in faster development times, as well as reduction of hardware costs. The HSP43220/883 is implemented as a two stage filter structure. As seen in the Block Diagram, the first stage is a High Order Decimation Filter (HDF) which utilizes an efficient decimation (sample rate reduction) technique to obtain decimation up to 1024 through a coarse low-pass filtering process. The HDF provides up to 96dB aliasing rejection in the signal pass band. The second stage consists of a Finite Impulse Response (FIR) decimation filter structured as a transversal FIR filter with up to 512 symmetric taps which can implement filters with sharp transition regions. The FIR can perform further decimation by up to 16 if required, while preserving the 96dB aliasing attenuation obtained by the HDF. The combined total decimation capability is 16,384. The HSP43220/883 accepts 16-bit parallel data in 2's complement format at sampling rates up to 30MSPS. It provides a 16-bit microprocessor compatible interface to simplify the task of programming and three-state outputs to allow the connection of several ICs to a common bus. The HSP43220/883 also provides the capability to bypass either the HDF or the FIR for additional flexibility. #### **Features** - This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1. - Single Chip Narrow Band Filter with up to 96dB Attenuation - · DC to 25.6MHz Clock Rate - 16-Bit 2's Complement Input - 20-Bit Coefficients in FIR - · 24-Bit Extended Precision Output - Programmable Decimation up to a Maximum of 16,384 - Standard 16-Bit Microprocessor Interface - Filter Design Software Available DECI MATE™ ### **Applications** - · Very Narrow Band Filters - · Zoom Spectral Analysis - Channelized Receivers # **Ordering Information** | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------------|---------------------|-----------|-------------| | HSP43220GM-15/883 | -55 to 125 | 84 Ld PGA | G84.A | | HSP43220GM-25/883 | -55 to 125 | 84 Ld PGA | G84.A | ### Block Diagram ### **Absolute Maximum Ratings** | Supply Voltage | | |-----------------------|---------------------------------| | Input, Output Voltage | GND -5V to V <sub>CC</sub> 0.5V | | ESD Rating | Class 1 | ### **Operating Conditions** | Voltage Range | | |-------------------|--------------------| | Temperature Range | <br>-55°C to 125°C | ### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (oC/W) | |---------------------------------------|----------------------|--------------------------------------| | PGA Package | 35 | 5 | | Maximum Package Power Dissipation at | 125 <sup>0</sup> C | | | PGA Package | | 1.52 | | Maximum Junction Temperature | | 175 <sup>0</sup> C | | Maximum Storage Temperature Range . | 65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 1 | 0s) | 300°C | | | | | | Die Cheresterieties | | | ### **Die Characteristics** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. #### **TABLE 1. DC ELECTRICAL PERFORMANCE SPECIFICATIONS** Devices Guaranteed and 100% Tested | | | | GROUP A | | LIN | IITS | | |--------------------------------|-------------------|----------------------------------------------------------------|----------------|----------------------------|-----|------|-------| | PARAMETER | SYMBOL | TEST<br>CONDITIONS | SUB-<br>GROUPS | TEMP (°C) | MIN | TYP | UNITS | | Logical One Input Voltage | V <sub>IH</sub> | V <sub>CC</sub> = 5.5V | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | 2.2 | - | V | | Logical Zero Input Voltage | V <sub>IL</sub> | V <sub>CC</sub> - 4.5V | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 0.8 | V | | Output HIGH Voltage | V <sub>OH</sub> | $I_{OH} = 400 \mu A,$<br>$V_{CC} = 4.5 V \text{ (Note 2)}$ | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | 2.6 | - | V | | Output LOW Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.0mA<br>V <sub>CC</sub> = 4.5V (Note 2) | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 0.4 | V | | Input Leakage Current | II | $V_{IN} = V_{CC}$ or GND,<br>$V_{CC} = 5.5V$ | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | -10 | +10 | μΑ | | Output Leakage Current | Io | $V_{OUT} = V_{CC}$ or GND,<br>$V_{CC} = 5.5V$ | 1, 2, 3 | $-55 \le T_A \le 125$ | -10 | +10 | μΑ | | Clock Input High | VIHC | V <sub>CC</sub> = 5.5V | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | 3.0 | - | V | | Clock Input Low | V <sub>ILC</sub> | V <sub>CC</sub> = 4.5V | 1, 2, 3 | $-55 \le T_A \le 125$ | - | 0.8 | V | | Standby Power Supply Current | ICCSB | $V_{IN} = V_{CC}$ or GND,<br>$V_{CC} = 5.5V$ ,<br>Outputs Open | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 500 | μА | | Operating Power Supply Current | I <sub>CCOP</sub> | f = 15.0MHz,<br>V <sub>CC</sub> = 5.5V (Note 3) | 1, 2, 3 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 120 | mA | | Functional Test | FT | (Note 4) | 7, 8 | -55 ≤ T <sub>A</sub> ≤ 125 | - | - | | - 2. Interchanging of force and sense conditions is permitted. - 3. Operating supply current is proportional to frequency, typical rating is 8mA/MHz. - 4. Tested as follows: f = 1MHz, $V_{IH}$ = 2.6, $V_{IL}$ = 0.4, $V_{OH}$ $\geq$ 1.5V, $V_{OL}$ $\leq$ 1.5V, $V_{IHC}$ = 3.4V and $V_{ILC}$ = 0.4V. ### TABLE 2. AC ELECTRICAL PERFORMANCE SPECIFICATIONS Devices Guaranteed and 100% Tested | | | (NOTES) | GROUP A | | -15 (15 | MHz) | -25 (25.6MHz) | | | |-----------------------------------------------------------------|--------------------|---------------------|----------------|----------------------------|-----------------------|----------------------|-----------------------|----------------------|-------| | PARAMETER | SYMBOL | (NOTES)<br>(NOTE 5) | SUB-<br>GROUPS | TEMP (°C) | MIN | MAX | MIN | MAX | UNITS | | Input Clock Period | t <sub>CK</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 66 | - | 39 | - | ns | | FIR Clock Period | t <sub>FIR</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 66 | - | 39 | - | ns | | Clock Pulse Width Low | tSPWL | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 26 | - | 16 | - | ns | | Clock Pulse Width High | t <sub>SPWH</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 26 | - | 16 | - | ns | | Clock Skew Between FIR_CLK and CK_IN | tsK | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 0 | T <sub>FIR</sub> -25 | 0 | T <sub>FIR</sub> -19 | ns | | RESET Pulse Width Low | t <sub>RSPW</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 4 T <sub>CK</sub> | - | 4 T <sub>CK</sub> | - | ns | | Recovery Time On RESET | t <sub>RTRS</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 8 T <sub>CK</sub> | - | 8 T <sub>CK</sub> | - | ns | | ASTARTIN Pulse Width<br>Low | t <sub>AST</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | T <sub>CK</sub> +10 | - | T <sub>CK</sub> +10 | - | ns | | STARTOUT Delay From CK_IN | t <sub>STOD</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 35 | - | 20 | ns | | STARTIN Setup to CK_IN | <sup>t</sup> STIC | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 25 | - | 15 | - | ns | | Setup Time on DATA_IN | tSET | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 20 | - | 16 | - | ns | | Hold Time on All Inputs | tHOLD | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 0 | - | 0 | - | ns | | Write Pulse Width Low | t <sub>WL</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 26 | - | 15 | - | ns | | Write pulse Width High | t <sub>WH</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 26 | - | 20 | - | ns | | Setup Time on Address<br>Bus Before the Rising<br>Edge of Write | <sup>t</sup> STADD | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 28 | - | 24 | - | ns | | Setup Time on Chip<br>Select Before the<br>Rising Edge of Write | tstcs | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 28 | - | 24 | - | ns | | Setup Time on Control<br>Bus Before the Rising<br>Edge of Write | <sup>t</sup> STCB | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 28 | - | 24 | - | ns | | DATA_RDY Pulse Width<br>Low | t <sub>DRPWL</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | 2T <sub>FIR</sub> -20 | - | 2T <sub>FIR</sub> -10 | - | ns | | DATA_OUT Delay<br>Relative to FIR_CK | t <sub>FIRDV</sub> | | 9, 10, 11 | $-55 \le T_A \le 125$ | - | 50 | - | 35 | ns | | DATA_RDY Valid Delay<br>Relative to FIR_CK | t <sub>FIRDR</sub> | | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 35 | - | 25 | ns | | DATA_OUT Delay<br>Relative to OUT_SELH | tOUT | | 9, 10, 11 | $-55 \le T_A \le 125$ | - | 30 | - | 25 | ns | | Output Enable to<br>Data Out Valid | t <sub>OEV</sub> | Note 6 | 9, 10, 11 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 20 | - | 20 | ns | <sup>5.</sup> AC Testing: V<sub>CC</sub> = 4.5V and 5.5V. Inputs are driven at 3.0V for a Logic "1" and 0.0V for a Logic "0". Input and output timing measurements are made at 1.5V for both a Logic "1" and "0". CLK is driven at 4.0V and 0V and measured at 2.0V. <sup>6.</sup> Transition is measured at $\pm 200 \text{mV}$ from steady state voltage with loading as specified by test load circuit and $C_L = 40 \text{pF}$ . ### **TABLE 3. ELECTRICAL PERFORMANCE SPECIFICATIONS** Devices Guaranteed and 100% Tested | | | TEST | | | -15 (1 | 5MHz) | -25 (25 | 5.6MHz) | | |------------------------|-------------------|------------------------------------------------------------------------------------------|-------|----------------------------|--------|-------|---------|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMP (°C) | MIN | MAX | MIN | MAX | UNITS | | CK_IN Pulse Width Low | t <sub>CH1L</sub> | | 7, 9 | -55 ≤ T <sub>A</sub> ≤ 125 | 29 | - | 19 | - | ns | | CK_IN Pulse Width High | t <sub>CH1H</sub> | | 7, 9 | -55 ≤ T <sub>A</sub> ≤ 125 | 29 | - | 19 | - | ns | | CK_IN Setup to FIR_CK | tcis | | 7, 9 | -55 ≤ T <sub>A</sub> ≤ 125 | 27 | - | 17 | - | ns | | CK_IN Hold from FIR_CK | tCIH | | 7, 9 | -55 ≤ T <sub>A</sub> ≤ 125 | 2 | - | 2 | - | ns | | Input Capacitance | C <sub>IN</sub> | V <sub>CC</sub> = Open, f = 1MHz,<br>All measurements are<br>referenced to device<br>GND | 7 | T <sub>A</sub> = 25°C | - | 12 | - | 12 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>CC</sub> = Open, f = 1MHz,<br>All measurements are<br>referenced to device<br>GND | 7 | T <sub>A</sub> = 25°C | - | 10 | - | 10 | pF | | Output Disable Delay | tOEZ | | 7, 8 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 20 | - | 20 | ns | | Output Rise Time | tor | | 7, 8 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 8 | - | 8 | ns | | Output Fall Time | tOF | | 7, 8 | -55 ≤ T <sub>A</sub> ≤ 125 | - | 8 | - | 8 | ns | - 7. Parameters listed in Table 3 are controlled via design or process parameters and are not directly tested. These parameters are characterized upon initial design and after major process and/or design changes. - 8. Loading is as specified in the test load circuit with $C_L = 40 pF$ . - 9. Applies only when $H_BYP = 1$ or $H_DRATE = 0$ . **TABLE 4. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | METHOD | SUBGROUPS | |--------------------|--------------|-------------------------------| | Initial Test | 100%/5004 | - | | Interim Test | 100%/5004 | - | | PDA | 100% | 1 | | Final Test | 100% | 2, 3, 8A, 8B, 10, 11 | | Group A | - | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | Groups C and D | Samples/5005 | 1, 7, 9 | # **Burn-In Circuit** ### HSP43220/883 TOP VIEW PINS DOWN | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|--------------|-----------------|---------------|---------------|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Α | GND | DATA_<br>IN 1 | DATA_<br>IN 2 | DATA_<br>IN 4 | DATA_<br>IN 7 | DATA_<br>IN 8 | DATA_<br>IN 11 | DATA_<br>IN 14 | vcc | GND | GND | | В | START<br>IN | START<br>OUT | DATA_<br>IN 0 | DATA_<br>IN 3 | DATA_<br>IN 6 | DATA_<br>IN 13 | DATA_<br>IN 12 | DATA_<br>IN 15 | CLK_IN | V <sub>CC</sub> | DATA_<br>OUT 1 | | С | ASTART<br>IN | v <sub>cc</sub> | | | DATA_<br>IN 0 | DATA_<br>IN 9 | DATA_<br>IN 10 | | | DATA_<br>OUT 0 | DATA_<br>OUT 2 | | D | <b>A</b> 1 | RESET | | | | | | | | DATA_<br>OUT 3 | DATA_<br>OUT 4 | | E | CS | WR | Α0 | | | | | | DATA_<br>OUT 5 | DATA_<br>OUT 3 | DATA_<br>OUT 7 | | F | C_BUS<br>10 | C_BUS<br>15 | C_BUS<br>14 | | | | | | DATA_<br>OUT 9 | V <sub>CC</sub> | DATA_<br>OUT 8 | | G | C_BUS<br>12 | C_BUS<br>11 | C_BUS<br>13 | | | | | | DATA_<br>OUT 10 | GND | DATA_<br>OUT 11 | | н | C_BUS | v <sub>cc</sub> | | • | | | | | | DATA_<br>OUT 13 | DATA_<br>OUT 12 | | J | GND | C_BUS<br>7 | | | OUT_<br>SELH | GND | FIR_<br>CK | | | DATA_<br>OUT 16 | DATA_<br>OUT 14 | | К | C_BUS<br>8 | C_BUS<br>5 | C_BUS<br>4 | C_BUS<br>1 | OUT_<br>EMP | v <sub>cc</sub> | GND | DATA_<br>OUT 22 | DATA_<br>OUT 19 | DATA_<br>OUT 17 | DATA_<br>OUT 15 | | L | C_BUS<br>6 | C_BUS | C_BUS<br>2 | C_BUS<br>0 | OUT_<br>ENX | DATA_<br>RDY | v <sub>cc</sub> | DATA_<br>OUT 23 | DATA_<br>OUT 21 | DATA_<br>OUT 20 | DATA_<br>OUT 18 | ### **BURN-IN CIRCUIT SIGNALS** | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | |----------|-----------------|--------------------|----------|-----------------|--------------------|----------|-------------|--------------------| | A1 | GND | GND | C1 | ASTARTIN | F15 | F11 | DATA_OUT 3 | V <sub>CC</sub> /2 | | A2 | DATA_IN 1 | F2 | C2 | V <sub>CC</sub> | V <sub>CC</sub> | G1 | C_BUS 12 | F5 | | A3 | DATA_IN 2 | F3 | C5 | DATA_IN 5 | F6 | G2 | C_BUS 11 | F4 | | A4 | DATA_IN 4 | F5 | C6 | DATA_IN 9 | F2 | G3 | C_BUS 13 | F6 | | A5 | DATA_IN 7 | F8 | C7 | DATA_IN 10 | F3 | G9 | DATA_OUT 10 | V <sub>CC</sub> /2 | | A6 | DATA_IN 8 | F1 | C10 | DATA_OUT 0 | V <sub>CC</sub> /2 | G10 | GND | GND | | A7 | DATA_IN 11 | F4 | C11 | DATA_OUT 2 | V <sub>CC</sub> /2 | G11 | DATA_OUT 11 | V <sub>CC</sub> /2 | | A8 | DATA_IN 14 | F7 | D1 | A1 | F14 | HI | C_BUS 9 | F2 | | A9 | V <sub>CC</sub> | Vcc | D2 | RESET | F16 | H2 | Vcc | V <sub>CC</sub> | | A10 | GND | GND | D10 | DATA_OUT 3 | V <sub>CC</sub> /2 | H10 | DATA_OUT 13 | V <sub>CC</sub> /2 | | A11 | GND | GND | D11 | DATA_OUT 4 | V <sub>CC</sub> /2 | H11 | DATA_OUT 12 | V <sub>CC</sub> /2 | | B1 | STARTIN | F15 | E1 | CS | F11 | J1 | GND | GND | | B2 | STARTOUT | V <sub>CC</sub> /2 | E2 | WR | F11 | J2 | C_BUS 7 | F8 | | В3 | DATA_IN 0 | F1 | E3 | A0 | F13 | J5 | OUT_SEL | F10 | | B4 | DATA_IN 3 | F4 | E9 | DATA_OUT 5 | V <sub>CC</sub> /2 | J6 | GND | GND | | B5 | DATA_IN 6 | F7 | E10 | DATA_OUT 6 | V <sub>CC</sub> /2 | J8 | FIR_CK | F0 | #### **BURN-IN CIRCUIT SIGNALS (CONTINUED)** | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | PIN LEAD | PIN NAME | BURN-IN<br>SIGNAL | |----------|-----------------|--------------------|----------|-----------------|--------------------|----------|-----------------|--------------------| | В6 | DATA_IN 13 | F6 | E11 | DATA_OUT 7 | V <sub>CC</sub> /2 | J10 | DATA_OUT 16 | V <sub>CC</sub> /2 | | В7 | DATA_IN 12 | F5 | F1 | C_BUS 10 | F3 | J11 | DATA_OUT 14 | V <sub>CC</sub> /2 | | B8 | DATA_IN 15 | F8 | F2 | C_BUS 15 | F8 | K1 | C_BUS 8 | F1 | | В9 | CK_IN | F0 | F3 | C_BUS 14 | F7 | K2 | C_BUS 5 | F6 | | B10 | Vcc | Vcc | F9 | DATA_OUT9 | V <sub>CC</sub> /2 | К3 | C_BUS 4 | F5 | | B11 | DAT_OUT 1 | V <sub>CC</sub> /2 | F10 | V <sub>CC</sub> | Vcc | K4 | C_BUS 1 | F2 | | K5 | OUT_ENP | F9 | K11 | DATA_OUT 15 | V <sub>CC</sub> /2 | L6 | DATA_RDY | V <sub>CC</sub> /2 | | K6 | V <sub>CC</sub> | V <sub>CC</sub> | L1 | C_BUS 6 | F7 | L7 | V <sub>CC</sub> | V <sub>CC</sub> | | K7 | GND | GND | L2 | C_BUS 3 | F4 | L8 | DATA_OUT 23 | V <sub>CC</sub> /2 | | K8 | DATA_OUT 22 | V <sub>CC</sub> /2 | L3 | C_BUS 2 | F3 | L9 | DATA_OUT 21 | V <sub>CC</sub> /2 | | K9 | DATA_OUT 19 | V <sub>CC</sub> /2 | L4 | C_BUS 0 | F1 | L10 | DATA_OUT 20 | V <sub>CC</sub> /2 | | K10 | DATA_OUT 17 | V <sub>CC</sub> /2 | L5 | OUT_ENX | F9 | L11 | DATA_OUT 18 | V <sub>CC</sub> /2 | #### NOTES: - 10. $V_{CC}/2$ (2.7 ±10%) used for outputs only. - 11. $47k\Omega$ (±20%) resistor connected to all pins except V<sub>CC</sub> and GND. - 12. $V_{CC} = 5.5 \pm 0.5 V$ . - 13. $0.1\mu F$ (minimum) capacitor between $V_{CC}$ and GND per position. - 14. $F0 = 100 \text{kHz} \pm 10\%$ , F1 = F0/2, F2 = F1/2....F16 = F15/2, 40% 60% duty cycle. - 15. Input voltage limits: $V_{IL} = 0.8$ maximum, $V_{IH} = 4.5V \pm 10\%$ . # Metal Topology **DIE DIMENSIONS:** 348 x 349.2 x 19 $\pm$ 1 mils **METALLIZATION:** Type: Si - Al, or Si - Al - Cu Thickness: 8kÅ WORST CASE CURRENT DENSITY: 1.18 x 10<sup>5</sup>A/cm<sup>2</sup> **GLASSIVATION:** Type: Nitrox Thickness: 10kÅ All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # Ceramic Pin Grid Array Packages (CPGA) **G84.A** MIL-STD-1835 CMGA3-P84C (P-AC) 84 LEAD CERAMIC PIN GRID ARRAY PACKAGE | | INC | HES | MILLIN | IETERS | | |--------|-------|--------|--------|--------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | А | 0.215 | 0.345 | 5.46 | 8.76 | - | | A1 | 0.070 | 0.145 | 1.78 | 3.68 | 3 | | b | 0.016 | 0.0215 | 0.41 | 0.55 | 8 | | b1 | 0.016 | 0.020 | 0.41 | 0.51 | - | | b2 | 0.042 | 0.058 | 1.07 | 1.47 | 4 | | С | - | 0.080 | - | 2.03 | - | | D | 1.140 | 1.180 | 28.96 | 29.97 | - | | D1 | 1.000 | BSC | 25.4 | - | | | Е | 1.140 | 1.180 | 28.96 | 29.97 | - | | E1 | 1.000 | BSC | 25.4 | - | | | е | 0.100 | BSC | 2.54 | 6 | | | k | 0.008 | REF | 0.20 | REF | - | | L | 0.120 | 0.140 | 3.05 | 3.56 | - | | Q | 0.040 | 0.060 | 1.02 | 1.52 | 5 | | S | 0.000 | BSC | 0.00 | BSC | 10 | | S1 | 0.003 | - | 0.08 | - | - | | М | 1 | 1 | 1 | 1 | | | N | - | 121 | - | 121 | 2 | Rev. 1 6/28/95 - 1. "M" represents the maximum pin matrix size. - "N" represents the maximum allowable number of pins. Number of pins and location of pins within the matrix is shown on the pinout listing in this data sheet. - Dimension "A1" includes the package body and Lid for both cavity-up and cavity-down configurations. This package is cavity up. Dimension "A1" does not include heatsinks or other attached features. - Standoffs are intrinsic and shall be located on the pin matrix diagonals. The seating plane is defined by the standoffs at dimensions O - 5. Dimension "Q" applies to cavity-up configurations only. - 6. All pins shall be on the 0.100 inch grid. - 7. Datum C is the plane of pin to package interface for both cavity up and down configurations. - 8. Pin diameter includes solder dip or custom finishes. Pin tips shall have a radius or chamfer. - 9. Corner shape (chamfer, notch, radius, etc.) may vary from that shown on the drawing. The index corner shall be clearly unique. - 10. Dimension "S" is measured with respect to datums A and B. - 11. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 12. Controlling dimension: INCH.