

# *ICM7243*

## 8-Character, Microprocessor-Compatible, LED Display Decoder Driver

August 1997

### Features

- 14-Segment and 16-Segment Fonts with Decimal Point
- Mask Programmable for Other Font-Sets Up to 64 Characters
- Microprocessor Compatible
- Directly Drives LED Common Cathode Displays
- Cascadable Without Additional Hardware
- Standby Feature Turns Display Off; Puts Chip in Low Power Mode
- Sequential Entry or Random Entry of Data Into Display
- Single +5V Operation
- Character and Segment Drivers, All MUX Scan Circuitry, 8 x 6 Static Memory and 64-Character ASCII Font Generator Included On-Chip

| PART NUMBER | TEMP.<br>RANGE ( <sup>o</sup> C) | PACKAGE       | PKG.<br>NO. |
|-------------|----------------------------------|---------------|-------------|
| ICM7243AIJL | -25 <sup>0×</sup> C to 85        | 40 Ld CERPDIP | F40.6       |
| ICM7243AIPL | -25 <sup>0×</sup> C to 85        | 40 Ld PDIP    | E40.6       |
| ICM7243BIJL | -25 <sup>0×</sup> C to 85        | 40 Ld CERPDIP | F40.6       |
| ICM7243BIPL | -25× to 85×                      | 40 Ld PDIP    | E40.6       |

### Ordering Information

### Description

The ICM7243 is an 8-character, alphanumeric display driver and controller which provides all the circuitry required to interface a microprocessor or digital system to a 14-segment or 16-segment display. It is primarily intended for use in microprocessor systems, where it minimizes hardware and software overhead. Incorporated on-chip are a 64-character ASCII decoder, 8 x 6 memory, high power character and segment drivers, and the multiplex scan circuitry.

6-bit ASCII data to be displayed is written into the memory directly from the microprocessor data bus. Data location depends upon the selection of either **Sequential** (MODE = 1) or **Random** access mode (MODE = 0). In the **Sequential Access** mode the first entry is stored in the lowest location and displayed in the "left-most" character position. Each subsequent entry is automatically stored in the next higher location and displayed to the immediate "right" of the previous entry. A DISPlay FULL signal is provided after 8 entries; this signal can be used for cascading devices together. A CLeaR pin is provided to clear the memory and reset the location counter. The **Random Access** mode allows the processor to select the memory address and display digit for each input word.

The character multiplex scan runs whenever data is not being entered. It scans the memory and CHARacter drivers, and ensures that the decoding from memory to display is done in the proper sequence. Intercharacter blanking is provided to avoid display ghosting.





### NOTE:

1. ICM7243A has only one CS and no  $\overline{\text{CS}}$ . ICM7243B has 15 Segments.

### **Absolute Maximum Ratings**

## Supply Voltage V<sub>DD</sub> - V<sub>SS</sub> +6.0V Input Voltage (Any Terminal) V<sub>DD</sub> +0.3V to V<sub>SS</sub> -0.3V CHARacter Output Current. 300mA SEGment Output Current. 30mA

### **Operating Conditions**

Temperature Range ......-25°C to 85°C

**Thermal Information** 

| Thermal Resistance (Typical, Note 1)  |     | $\theta_{JC}$ ( <sup>o</sup> C/W)      |
|---------------------------------------|-----|----------------------------------------|
| PDIP Package                          | 55  | N/A                                    |
| CERDIP Package                        | 50  | 10                                     |
| Maximum Junction Temperature          |     |                                        |
| CERDIP Package                        |     | 175 <sup>0</sup> C                     |
| PDIP Package                          |     | 150 <sup>0</sup> C                     |
| Maximum Storage Temperature Range .   | 65  | 5 <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 1 | 0s) | 300 <sup>0</sup> C                     |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

| PARAMETER                                                              | TEST CONDITIONS                                                  | MIN  | ТҮР  | MAX  | UNITS |
|------------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|-------|
| DC CHARACTERISTICS                                                     |                                                                  | -    | -    | -    | -     |
| Supply Voltage (V <sub>DD</sub> - V <sub>SS</sub> ), V <sub>SUPP</sub> |                                                                  | 4.75 | 5.0  | 5.25 | V     |
| Operating Supply Current, IDD                                          | V <sub>SUPP</sub> = 5.25V, 10 Segments ON, All 8 Characters      | -    | 180  | -    | mA    |
| Quiescent Supply Current, ISTBY                                        | $V_{SUPP} = 5.25V, OSC/\overline{OFF}$ Pin < 0.5V, CS = $V_{SS}$ | -    | 30   | 250  | μΑ    |
| Input High Voltage, V <sub>IH</sub>                                    |                                                                  | 2    | -    | -    | V     |
| Input Low Voltage, V <sub>IL</sub>                                     |                                                                  | -    | -    | 0.8  | V     |
| Input Current, I <sub>IN</sub>                                         |                                                                  | -10  | -    | +10  | μΑ    |
| CHARacter Drive Current, ICHAR                                         | V <sub>SUPP</sub> = 5V, V <sub>OUT</sub> = 1V                    | 140  | 190  | -    | mA    |
| CHARacter Leakage Current, ICHLK                                       |                                                                  | -    | -    | 100  | μA    |
| SEGment Drive Current, ISEG                                            | V <sub>SUPP</sub> = 5V, V <sub>OUT</sub> = 2.5V                  | 14   | 19   | -    | mA    |
| SEGment Leakage Current, I <sub>SLK</sub>                              |                                                                  | -    | 0.01 | 10   | μA    |
| DISPlay FULL Output Low, V <sub>OL</sub>                               | I <sub>OL</sub> = 1.6mA                                          | -    | -    | 0.4  | V     |
| DISPlay FULL Output High, V <sub>OH</sub>                              | I <sub>IH</sub> = 100μA                                          | 2.4  | -    | -    | V     |
| Display Scan Rate, f <sub>DS</sub>                                     |                                                                  | -    | 400  | -    | Hz    |

Specified

| PARAMETER                                             | TEST CONDITIONS | MIN  | TYP  | MAX | UNITS |
|-------------------------------------------------------|-----------------|------|------|-----|-------|
|                                                       | TEOT CONDITIONS | WIIN |      | ШАЛ | ONITO |
| AC CHARACTERISTICS                                    |                 | -    | -    | -   |       |
| WR, CLeaR Pulse Width Low, tWPI                       |                 | 300  | 250  | -   | ns    |
| WR, CLeaR Pulse Width High (Note 1), t <sub>WPH</sub> |                 | -    | 250  | -   | ns    |
| Data Hold Time, t <sub>DH</sub>                       |                 | 0    | -100 | -   | ns    |
| Data Setup Time, t <sub>DS</sub>                      |                 | 250  | 150  | -   | ns    |
| Address Hold Time, t <sub>AH</sub>                    |                 | 125  | -    | -   | ns    |
| Address Setup Time, t <sub>AS</sub>                   |                 | 40   | 15   | -   | ns    |
| CS, CS Setup Time, t <sub>CS</sub>                    |                 | 0    | -    | -   | ns    |
| Pulse Transition Time, t <sub>T</sub>                 |                 | -    | -    | 100 | ns    |
| SEN Setup Time, t <sub>SEN</sub>                      |                 | 0    | -25  | -   | ns    |
| Display Full Delay, t <sub>WDF</sub>                  |                 | 700  | 480  | -   | ns    |

Capacitance

| PARAMETER                          | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|------------------------------------|-----------------|-----|-----|-----|-------|
| Input Capacitance, C <sub>IN</sub> | (Note 2)        | -   | 5   | -   | pF    |
| Output Capacitance, C <sub>O</sub> | (Note 2)        | -   | 5   | -   | pF    |

NOTES:

1. In Sequential mode  $\overline{WR}$  high must be  $\geq T_{SEN}$  +T\_{WDF} .

2. For design reference only, not tested.





FIGURE 4. SEGMENT CURRENT vs OUTPUT VOLTAGE



### **Pin Descriptions**

| SIGNAL               | PIN                                  | FUNCTION                                                                                                                                                                                                                                                                                                  |  |
|----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ICM7243A(B)          |                                      |                                                                                                                                                                                                                                                                                                           |  |
| D0 - D5              | 10 - 15<br>(8 - 13)                  | Six-Bit ASCII Data input pins (active high).                                                                                                                                                                                                                                                              |  |
| CS, <del>CS</del>    | 16<br>(14 - 16)                      | Chip Select from $\mu P$ address decoder, etc.                                                                                                                                                                                                                                                            |  |
| WR                   | 17                                   | WRite pulse input pin (active low). For an active high write pulse, CS can be used, and $\overline{WR}$ can be used as $\overline{CS}$ .                                                                                                                                                                  |  |
| MODE                 | 31                                   | Selects data entry MODE. High selects <b>Sequential Access (SA)</b> mode where first entry is displayed in "leftmost" character and subsequent entries appear to the "right". Low selects the <b>Random Access (RA)</b> mode where data is displayed on the character addressed via A0 - A2 Address pins. |  |
| A0/SEN               | 30                                   | In <b>RA</b> mode it is the LSB of the character Address. In <b>SA</b> mode it is used for cascading devices for displays of more than 8 characters (active high enables device controller).                                                                                                              |  |
| A1/CLeaR             | 29                                   | In <b>RA</b> mode this is the second bit of the address. In <b>SA</b> mode, a low input will CLeaR the Serial Address Counter, the Data Memory and the display.                                                                                                                                           |  |
| A2/DISPlay<br>FULL   | 28                                   | In <b>RA</b> mode this is the MSB of the Address. In <b>SA</b> mode, the output goes high after eight entries, indicating DISPlay FULL.                                                                                                                                                                   |  |
| OSC/OFF              | 27                                   | OSCillator input pin. Adding capacitance to V <sub>DD</sub> will lower the internal oscillator frequency. An external oscillator can be applied to this pin. A low at this input sets the device into a (shutdown) mode, shutting OFF the display and oscillator but retaining data stored in memory.     |  |
| SEG a - SEG m,<br>DP | 2 - 9, 32 - 40<br>(2 - 7), (32 - 40) | SEGment driver outputs.                                                                                                                                                                                                                                                                                   |  |
| CHARacter 1 - 8      | 18 - 21,<br>23 - 26                  | CHARacter driver outputs.                                                                                                                                                                                                                                                                                 |  |



FIGURE 6.







### ICM7243





**Detailed Description** 

 $\overline{WR}$ ,  $\overline{CS}$ ,  $\overline{CS}$  - These pins are immediately functionally ANDed, so all actions described as occurring on an edge of  $\overline{WR}$ , with CS and  $\overline{CS}$  enabled, will occur on the equivalent (last) enabling or (first) disabling edge of any of these inputs. The delays from  $\underline{CS}$  pins are slightly (about 5ns) greater than from  $\overline{WR}$  or  $\overline{CS}$  due to the additional inverter required on the former.

**MODE** - The MODE pin input is latched on the falling edge of  $\overline{\text{WR}}$  (or its equivalent, see above). The location (in Data Memory) where incoming data will be placed is determined either from the Address pins or the Sequential Address Counter. This is controlled by MODE input. MODE also controls the function of A0/SEN, A1/CLR, and A2/DISPlay FULL lines.

**Random Access Mode** - When the internal mode latch is set for **Random Access (RA)** (MODE latched low), the Address input on A0, A1 and A2 will be latched by the falling edge of  $\overline{WR}$  (or its equivalent). Subsequent changes on the Address lines will not affect device operation. This allows use of a multiplexed 6-bit bus controlling both address and data, with timing controlled by  $\overline{WR}$ .

Sequential Access Mode - If the internal latch is set for Sequential Access (SA), (MODE latched high), the Serial ENable input or SEN will be latched on the falling edge of  $\overline{WR}$  (or its equivalent). The  $\overline{CLR}$  input is asynchronous, and will force-clear the Sequential Address Counter to address 000 (CHARacter 1), and set all Data Memory contents to 100000 (blank) at any time. The DISPlay FULL output will be active in SA mode to indicate the overflow status of the Sequential Address Counter. If this output is low, and SEN is (latched) high, the contents of the Counter will be used to establish the Data Memory location for the Data input. The Counter is then incremented on the rising edge of  $\overline{WR}$ . If SEN is low, or DISPlay FULL is high, no action will occur. This allows easy "daisy-chaining" of display drivers for multiple character displays in a Sequential Access mode.

**Changing Modes** - Care must be exercised in any application involving changing from one mode to another. The change will occur only on a falling edge of WR (or its equivalent). When changing mode from **Sequential Access** to **Random Access**, note that A2/DISPlay FULL will be an output until WR has fallen low, and an Address drive here could cause a conflict. When changing from **Random Access** to **Sequential Access**, A1/CLR should be high to avoid inadvertent clearing of the Data Memory and Sequential Address Counter. DISPlay FULL will become active immediately after the rising edge of WR.

**Data Entry** - The input Data is latched on the rising edge of  $\overline{WR}$  (or its equivalent) and then stored in the Data Memory location determined as described above. The six Data bits can be multiplexed with the Address information on the same lines in **Random Access** mode. Timing is controlled by the  $\overline{WR}$  input.

**OSC/OFF** - The device includes a relaxation oscillator with an internal capacitor and a nominal frequency of 200kHz. By adding external capacitance to  $V_{DD}$  at the OSC/OFF pin, this frequency can be reduced as far as desired. Alternatively, an external signal can be injected on this pin. The

oscillator (or external) frequency is pre-divided by 64, and then further divided by 8 in the Multiplex Counter, to drive the CHARacter drive lines (see Figure 3). An inter-character blanking signal is derived from the pre-divider. An additional comparator on the OSC/OFF input detects a level lower than the relaxation oscillator's range, and blanks the display, disables the DISPlay FULL output (if active), and clears the pre-divider and Multiplex Counter. This puts the circuit in a low-power-dissipation mode in which all outputs are effectively open circuits, except for parasitic diodes to the supply lines. Thus a display connected to the output may be driven by another circuit (including another ICM7243) without driver conflicts.

**Display Output** - The output of the Multiplex Counter is decoded and multiplexed into the address input of the Data Memory, except during WR operations (in Sequential Access mode, with SEN high and DISPlay FULL low), when it scans through the display data. The address decoder also drives the CHARacter outputs, except during the inter-character blanking interval (nominally about 5 $\mu$ s). Each CHARacter output lasts nominally about 300 $\mu$ s, and is repeated nominally every 2.5ms, i.e., at a 400Hz rate (times are based on internal oscillator without external capacitor).

The 6 bits read from the Data Memory are decoded in the ROM to the 17 (15 for ICM7243B) segment signals, which drive the SEGment outputs. Both CHARacter and SEGment outputs are disabled during WR operations (with SEN high and DISPlay FULL Low for **Sequential Access** mode). The outputs may also be disabled by pulling OSC/OFF low.

The decode pattern from 6 bits to 17 (15) segments is done by a ROM pattern according to the ASCII font shown. Custom decode patterns can be arranged, within these limitations, by consultation with the factory.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

### Sales Office Headquarters

### NORTH AMERICA

Intersil Corporation 7585 Irvine Center Drive Suite 100 Irvine, CA 92618 TEL: (949) 341-7000 FAX: (949) 341-7123 Intersil Corporation 2401 Palm Bay Rd. Palm Bay, FL 32905 TEL: (321) 724-7000 FAX: (321) 724-7946 EUROPE Intersil Europe Sarl Ave. William Graisse, 3 1006 Lausanne Switzerland TEL: +41 21 6140560 FAX: +41 21 6140579 ASIA Intersil Corporation Unit 1804 18/F Guangdong Water Building 83 Austin Road TST, Kowloon Hong Kong TEL: +852 2723 6339 FAX: +852 2730 1433