

3.3 VOLT MULTIMEDIA FIFO 256 x 8, 512 x 8, 1,024 x 8, 2,048 x 8, and 4,096 x 8

## PRELIMINARY IDT72V10081, IDT72V11081 IDT72V12081, IDT72V13081 IDT72V14081

# FEATURES:

- 256 x 8-bit organization array (IDT72V10081)
- 512 x 8-bit organization array (IDT72V11081)
- 1,024 x 8-bit organization array (IDT72V12081)
- 2,048 x 8-bit organization array (IDT72V13081)
- 4,096 x 8-bit organization array (IDT72V14081)
- 15 ns read/write cycle time
- 5V input tolerant
- Independent Read and Write clocks
- Empty and Full Flags signal FIFO status
- Output Enable puts output data bus in high-impedance state
- Available in 32-pin plastic Thin Quad FlatPack (TQFP)
- Industrial temperature range (-40°C to +85°C)

## **DESCRIPTION:**

The IDT72V10081/72V11081/72V12081/72V13081/72V14081 devices are low-power First-In, First-Out (FIFO) memories with clocked read and write controls. These devices have a 256, 512, 1,024, 2,048 and 4,096 x 8-bit memory array, respectively. These FIFOs are applicable for a wide variety of data buffering needs such as graphics and interprocessor communication.

These FIFOs have 8-bit input and output ports. The input port is controlled by a free-running clock (WCLK) and Write Enable pin (WEN). Data is written into the Multimedia FIFO on every rising clock edge when the Write Enable pin is asserted. The output port is controlled by another clock pin (RCLK) and Read Enable pin (REN). The Read Clock can be tied to the Write Clock for single clock operation or the two clocks can run asynchronous of one another for dual-clock operation. An Output Enable pin ( $\overline{OE}$ ) is provided on the read port for three-state control of the output.

The Multimedia FIFOs have two fixed flags, Empty ( $\overline{\text{EF}}$ ) and Full ( $\overline{\text{FF}}$ ). These FIFOs are fabricated using IDT's submicron CMOS technology.

# FUNCTIONAL BLOCK DIAGRAM



IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGES

## **APRIL 2003**

©2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

## PIN CONFIGURATION



TQFP (PR32-1, order code: PF) TOP VIEW

## **PIN DESCRIPTIONS**

| Symbol | Name          | I/O | Description                                                                                                                                                                                                             |
|--------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D7  | Data Inputs   | 1   | Data inputs for a 8-bit bus.                                                                                                                                                                                            |
| ĒF     | Empty Flag    | 0   | When $\overline{\text{EF}}$ is LOW, the FIFO is empty and further data reads from the output are inhibited. When $\overline{\text{EF}}$ is HIGH, the FIFO is not empty. $\overline{\text{EF}}$ is synchronized to RCLK. |
| FF     | Full Flag     | 0   | When FF is LOW, the FIFO is full and further data writes into the input are inhibited. When FF is HIGH, the FIFO is not full. FF is synchronized to WCLK.                                                               |
| ŌĒ     | Output Enable | Ι   | When $\overline{OE}$ is LOW, the data output bus is active. If $\overline{OE}$ is HIGH, the output data bus will be in a high-impedance state.                                                                          |
| Q0-Q7  | Data Outputs  | 0   | Data outputs for a 8-bit bus.                                                                                                                                                                                           |
| RCLK   | Read Clock    | 1   | Data is read from the FIFO on a LOW-to-HIGH transition of RCLK when REN is asserted.                                                                                                                                    |
| REN    | Read Enable   | I   | When $\overline{\text{REN}}$ is LOW, data is read from the FIFO on every LOW-to-HIGH transition of RCLK. Data will not be read from the FIFO if the $\overline{\text{EF}}$ is LOW.                                      |
| RS     | Reset         | Ι   | When RS is set LOW, internal read and write pointers are set to the first location of the RAM array, FF goes LOW. A Reset is required before an initial Write after power-up.                                           |
| WCLK   | Write Clock   | Ι   | Data is written into the FIFO on a LOW-to-HIGH transition of WCLK when the Write Enable is asserted.                                                                                                                    |
| WEN    | Write Enable  |     | When $\overline{\text{WEN}}$ is LOW, data is written into the FIFO on every LOW-to-HIGH transition WCLK. Data will not be written into the FIFO if the $\overline{\text{FF}}$ is LOW.                                   |
| Vcc    | Power         |     | 3.3V volt power supply.                                                                                                                                                                                                 |
| GND    | Ground        | Ι   | Ground pin.                                                                                                                                                                                                             |

## **ABSOLUTE MAXIMUM RATINGS**<sup>(1)</sup>

| Symbol               | Rating                | Industrial  | Unit |
|----------------------|-----------------------|-------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with | -0.5 to +5  | V    |
|                      | Respect to GND        |             |      |
| Tstg                 | Storage Temperature   | –55 to +125 | °C   |
| Ιουτ                 | DC Output Current     | -50 to +50  | mA   |

NOTES:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. VCC terminal only.

## RECOMMENDED OPERATING CONDITIONS

| Symbol | Parameter                     | Min. | Тур. | Max. | Unit |
|--------|-------------------------------|------|------|------|------|
| Vcc    | Supply Voltage Industrial     | 3.0  | 3.3  | 3.6  | V    |
| GND    | Supply Voltage                | 0    | 0    | 0    | V    |
| Vih    | Input High Voltage Industrial | 2.0  | —    | 5.5  | V    |
| VIL    | Input Low Voltage Industrial  | -0.5 | —    | 0.8  | V    |
| Та     | Operating Temperature         | -40  | —    | 85   | °C   |
|        | Industrial                    |      |      |      |      |

# **DC ELECTRICAL CHARACTERISTICS**

(Industrial: Vcc =  $3.3V \pm 0.3V$ , TA =  $-40^{\circ}C$  to  $+85^{\circ}C$ )

|                         |                                      | IDT72V10081<br>IDT72V11081<br>IDT72V12081<br>IDT72V13081<br>IDT72V14081<br>Industrial<br>tCLK = 15 ns |      |      |      |
|-------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|
| Symbol                  | Parameter                            | Min.                                                                                                  | Тур. | Max. | Unit |
| ILI <sup>(1)</sup>      | Input Leakage Current (Any Input)    | -1                                                                                                    | _    | 1    | μA   |
| ILO <sup>(2)</sup>      | OutputLeakageCurrent                 | -10                                                                                                   | _    | 10   | μA   |
| Voн                     | Output Logic "1" Voltage, IOH = -2mA | 2.4                                                                                                   | _    | _    | V    |
| Vol                     | Output Logic "0" Voltage, IoL = 8mA  | _                                                                                                     | _    | 0.4  | V    |
| ICC1 <sup>(3,4,5)</sup> | Active Power Supply Current          | _                                                                                                     | _    | 20   | mA   |
| ICC2 <sup>(3,6)</sup>   | StandbyCurrent                       | _                                                                                                     | _    | 5    | mA   |

NOTES:

1. Measurements with 0.4  $\leq$  VIN  $\leq$  VCC.

2.  $\overline{\text{OE}} \ge \text{Vih}, 0.4 \le \text{Vout} \le \text{Vcc}.$ 

3. Tested with outputs disabled (IOUT = 0).

4. RCLK and WCLK toggle at 20 MHz and data inputs switch at 10 MHz.

5. Typical lcc1 = 0.17 + 0.48\*fs + 0.02\*CL\*fs (in mA) with Vcc = 3.3V, TA = 25°C, fs = WCLK frequency = RCLK frequency (in MHz, using TTL levels), data switching at fs/2, CL = capacitive load (in pF).

6. All Inputs = Vcc - 0.2V or GND + 0.2V, except RCLK and WCLK, which toggle at 20 MHz.

## **CAPACITANCE** (TA = +25°C, f = 1.0MHz)

| Symbol                | Parameter          | Conditions | Max. | Unit |
|-----------------------|--------------------|------------|------|------|
| CIN <sup>(2)</sup>    | Input Capacitance  | VIN = 0V   | 10   | рF   |
| Cout <sup>(1,2)</sup> | Output Capacitance | Vout = 0V  | 10   | рF   |

#### NOTES:

1. With output deselected ( $\overline{OE} \ge V_{\text{IH}}$ ).

2. Characterized values, not currently tested.

# AC ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

(Industrial: VCC =  $3.3 \pm 0.3$ V, TA =  $-40^{\circ}$ C to +  $85^{\circ}$ C)

|             |                                                                         | IDT72V<br>IDT72V<br>IDT72V<br>IDT72V<br>IDT72V | ustrial<br>10081L15<br>11081L15<br>12081L15<br>13081L15<br>14081L15 |      |
|-------------|-------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------|------|
| Symbol      | Parameter                                                               | Min.                                           | Max.                                                                | Unit |
| fs          | Clock Cycle Frequency                                                   | -                                              | 66.7                                                                | MHz  |
| tA          | Data Access Time                                                        | 2                                              | 10                                                                  | ns   |
| tclk        | Clock Cycle Time                                                        | 15                                             | _                                                                   | ns   |
| tськн       | Clock High Time                                                         | 6                                              | —                                                                   | ns   |
| tclkl       | Clock Low Time                                                          | 6                                              | —                                                                   | ns   |
| tos         | Data Setup Time                                                         | 4                                              | —                                                                   | ns   |
| tdн         | Data Hold Time                                                          | 1                                              | —                                                                   | ns   |
| tens        | Enable Setup Time                                                       | 4                                              | _                                                                   | ns   |
| tenh        | Enable Hold Time                                                        | 1                                              | _                                                                   | ns   |
| trs         | Reset Pulse Width <sup>(1)</sup>                                        | 15                                             | —                                                                   | ns   |
| trss        | Reset Setup Time                                                        | 10                                             | _                                                                   | ns   |
| trsr        | Reset Recovery Time                                                     | 10                                             | _                                                                   | ns   |
| trsf        | Reset to Flag and Output Time                                           | -                                              | 15                                                                  | ns   |
| tolz        | Output Enable to Output in Low-Z <sup>(2)</sup>                         | 0                                              | —                                                                   | ns   |
| <b>t</b> OE | Output Enable to Output Valid                                           | 3                                              | 8                                                                   | ns   |
| tонz        | Output Enable to Output in High-Z <sup>(2)</sup>                        | 3                                              | 8                                                                   | ns   |
| twFF        | Write Clock to Full Flag                                                | —                                              | 10                                                                  | ns   |
| tref        | Read Clock to Empty Flag                                                | -                                              | 10                                                                  | ns   |
| tskew1      | Skew time between Read Clock & Write<br>Clock for Empty Flag &Full Flag | 6                                              | —                                                                   | ns   |

NOTES:

1. Pulse widths less than minimum values are not allowed.

2. Values guaranteed by design, not currently tested.

| AC TEST CONDITION | S |
|-------------------|---|
|-------------------|---|

| In Pulse Levels               | GND to 3.0V  |  |  |
|-------------------------------|--------------|--|--|
| Input Rise/Fall Times         | 3ns          |  |  |
| Input Timing Reference Levels | 1.5V         |  |  |
| Output Reference Levels       | 1.5V         |  |  |
| OutputLoad                    | See Figure 1 |  |  |



or equivalent circuit *Figure 1. Output Load* \*Includes jig and scope capacitances.

## **SIGNAL DESCRIPTIONS**

## **INPUTS:**

DATA IN (D0 - D7) Data inputs for 8-bit wide data.

## **CONTROLS:**

## RESET (RS)

Reset is accomplished whenever the Reset ( $\overline{RS}$ ) input is taken to a LOW state. During reset, both internal read and write pointers are set to the first location. A reset is required after power-up before a write operation can take place. The Full Flag ( $\overline{FF}$ ) will be reset to HIGH after tRSF. The Empty Flag ( $\overline{EF}$ ) will be reset to LOW after tRSF. During reset, the output register is initialized to all zeros.

#### WRITE CLOCK (WCLK)

A write cycle is initiated on the LOW-to-HIGH transition of the Write Clock (WCLK). Data setup and hold times must be met in respect to the LOW-to-HIGH transition of the Write Clock (WCLK). The Full Flag (FF) is synchronized with respect to the LOW-to-HIGH transition of the Write Clock (WCLK).

The Write and Read clocks can be asynchronous or coincident.

## WRITE ENABLE (WEN)

When Write Enable (WEN) is low, data can be loaded into the input register and FIFO array on the LOW-to-HIGH transition of every Write Clock (WCLK). Data is stored in the FIFO array sequentially and independently of any on-going read operation.

To prevent data overflow, the Full Flag ( $\overline{FF}$ ) will go LOW, inhibiting further write operations. Upon the completion of a valid read cycle, the Full Flag ( $\overline{FF}$ ) will go HIGH after twFF, allowing a valid write to begin. Write Enable (WEN) is ignored when the FIFO is full.

## **READ CLOCK (RCLK)**

Data can be read on the outputs on the LOW-to-HIGH transition of the Read Clock (RCLK). The Empty Flag  $\overline{(EF)}$  is synchronized with respect to the LOW-to-HIGH transition of the Read Clock (RCLK).

The Write and Read clocks can be asynchronous or coincident.

#### READ ENABLES (REN)

When both Read Enable ( $\overline{\text{REN}}$ ) is LOW, data is read from the FIFO array to the output register on the LOW-to-HIGH transition of the Read Clock (RCLK).

When Read Enable (REN) is HIGH, the output register holds the previous data and no new data is allowed to be loaded into the register.

When all the data has been read from the FIFO, the Empty Flag ( $\overline{EF}$ ) will go LOW, inhibiting further read operations. Once a valid write operation has been accomplished, the Empty Flag ( $\overline{EF}$ ) will go HIGH after tREF and a valid read can begin. The Read Enable ( $\overline{REN}$ ) is ignored when the FIFO is empty.

#### OUTPUT ENABLE (OE)

When Output Enable ( $\overline{OE}$ ) is enabled (LOW), the parallel output buffers receive data from the output register. When Output Enable ( $\overline{OE}$ ) is disabled (HIGH), the Q output data bus is in a high-impedance state.

# **OUTPUTS:**

#### FULL FLAG (FF)

The Full Flag ( $\overline{FF}$ ) will go LOW, inhibiting further write operation, when the device is full. If no reads are performed after Reset ( $\overline{RS}$ ), the Full Flag ( $\overline{FF}$ ) will go LOW after 256 writes for the IDT72V10081, 512 writes for the IDT72V11081, 1,024 writes for the IDT72V12081, 2,048 writes for the IDT72V13081 and 4,096 writes for the IDT72V14081.

The Full Flag ( $\overline{FF}$ ) is synchronized with respect to the LOW-to-HIGH transition of the Write Clock (WCLK).

## EMPTY FLAG (EF)

The Empty Flag (EF) will go LOW, inhibiting further read operations, when the read pointer is equal to the write pointer, indicating the device is empty.

The Empty Flag (EF) is synchronized with respect to the LOW-to-HIGH transition of the Read Clock (RCLK).

#### DATA OUTPUTS (Qo - Q7)

Data outputs for a 8-bit wide data.

#### IDT72V10081/11081/12081/13081/14081 3.3V MULTIMEDIA FIFO 256 x 8, 512 x 8, 1,024 x 8, 2,048 x 8 and 4,096 x 8



#### NOTES:

1. After reset, the outputs will be LOW if  $\overline{OE} = 0$  and high-impedance if  $\overline{OE} = 1$ .

2. The clocks (RCLK, WCLK) can be free-running during reset.





#### NOTE:

1. tskewi is the minimum time between a rising RCLK edge and a rising WCLK edge for FF to change during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskewi, then FF may not change state until the next WCLK edge.

Figure 3. Write Cycle Timing

#### IDT72V10081/11081/12081/13081/14081 3.3V MULTIMEDIA FIFO 256 x 8, 512 x 8, 1,024 x 8, 2,048 x 8 and 4,096 x 8



NOTE:

tskEW1 is the minimum time between a rising WCLK edge and a rising RCLK edge for EF to change during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than tskEW1, then EF may not change state until the next RCLK edge.

#### Figure 4. Read Cycle Timing



#### NOTE:

1. When tskew1 ≥ minimum specification, tFRL = tCLK + tskew1

tskew1 < minimum specification, tFRL = 2tcLK + tskew1 or tcLK + tskew1 The Latency Timings apply only at the Empty Boundary (EF = LOW).

Figure 5. First Data Word Latency Timing

# IDT72V10081/11081/12081/13081/14081 3.3V MULTIMEDIA FIFO 256 x 8, 512 x 8, 1,024 x 8, 2,048 x 8 and 4,096 x 8

#### **INDUSTRIAL TEMPERATURE RANGE**



Figure 6. Full Flag Timing



 When tskew1 ≥ minimum specification, tFRL = tcLK + tskew1 tskew1 < minimum specification, tFRL = 2tcLK + tskew1 or tcLK + tskew1</li>

The Latency Timings apply only at the Empty Boundary ( $\overline{EF}$  = LOW).

Figure 7. Empty Flag Timing

## **ORDERING INFORMATION**





*CORPORATE HEADQUARTERS* 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 408-330-1753 email:FIFOhelp@idt.com