File Number r 3131.3 # **Quad CMOS Analog Switch** The IH5053 analog switch uses an improved, high voltage CMOS technology, which provides performance advantages not previously available from solid state switches. Key performance advantages are TTL compatibility and ultra low-power operation. The quiescent current requirement is less than $10\mu A$ . The IH5053 also guarantees Break-Before-Make switching. This is accomplished by extending the $t_{ON}$ time (1000ns) such that it exceeds the $t_{OFF}$ time (500ns). This insures that an ON channel will be turned OFF before an OFF channel can turn ON, and eliminates the need for external logic required to avoid channel to channel shorting during switching. # **Pinout** #### IH5053 (SBDIP) TOP VIEW SWITCH STATES SHOWN FOR LOGIC "1" INPUT #### **TRUTH TABLE** | LOGIC | SWITCHES | | |-------|----------|--| | 0 | Off | | | 1 | On | | #### **Features** | • | Switches Greater Than $20V_{\mbox{\scriptsize P-P}}$ Signals with $\pm 15V$ Supplies | |---|--------------------------------------------------------------------------------------| | • | Quiescent Current | | • | Break-Before-Make Switching | | | - t <sub>OFF</sub> | - TTL, CMOS Compatible - 4 Normally Open Switches ## Part Number Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|-------------|-------------| | IH5053CDE | 0 to 70 | 16 Ld SBDIP | D16.3 | # Schematic Diagram (1/4 AS SHOWN) ## IH5053 ## **Absolute Maximum Ratings** ## ## **Thermal Information** | Maximum Junction Temperature | 175 <sup>0</sup> C | |------------------------------------------|--------------------| | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | ## **Operating Conditions** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## **Electrical Specifications** V+ = +15V, V- = -15V, $V_L = +5V$ | | | (NOTES 1, 2) | | | | |-----------------------------------------------------------------------|-----------------------------------------------------------|------------------|-----------|------|-------| | PER CHANNEL PARAMETER | TEST CONDITIONS | 0 <sub>o</sub> C | 25°C | 70°C | UNITS | | DYNAMIC CHARACTERISTICS | | | | | • | | Turn ON Time, t <sub>ON</sub> | $R_L = 1k\Omega$ , $V_{ANALOG} = -10V$ to +10V (Figure 6) | - | 1000 | - | ns | | Turn OFF Time, t <sub>OFF</sub> | | - | 500 | - | ns | | Charge Injection, Q | Figure 7 | - | 20 (Typ) | - | mV | | OFF Isolation, OIRR | $f = 1MHz$ , $R_L = 100\Omega$ , $C_L \le 5pF$ (Figure 4) | - | 50 (Typ) | - | dB | | Crosstalk, CCRR | One Channel Off (Figure 3) | - | 50 (Typ) | - | dB | | DIGITAL INPUT CHARACTERISTICS | | | - | | • | | Input Logic Current, I <sub>IN(ON)</sub> | V <sub>IN</sub> = 2.4V | - | ±10 | - | μА | | Input Logic Current, I <sub>IN(OFF)</sub> | V <sub>IN</sub> = 0.8V | - | ±10 | - | μА | | ANALOG SWITCH CHARACTERISTICS | | | - | | • | | Drain-Source ON Resistance, r <sub>DS(ON)</sub> | I <sub>S</sub> = 10mA, V <sub>ANALOG</sub> = -10V to +10V | 80 | 80 | 100 | Ω | | Channel-to-Channel, r <sub>DS(ON)</sub> Match | | - | 30 (Typ) | - | Ω | | Minimum Analog Signal Handling Capability, VANALOG | | - | ±10 (Typ) | - | V | | Switch OFF Leakage Current, I <sub>D(OFF)</sub> , I <sub>S(OFF)</sub> | V <sub>ANALOG</sub> = -10V to +10V | - | ±5 | 100 | nA | | Switch ON Leakage Current, I <sub>D(ON)</sub> + I <sub>S(ON)</sub> | V <sub>D</sub> = V <sub>S</sub> = -10V to +10V | - | ±10 | 100 | nA | | POWER SUPPLY CHARACTERISTICS | | | ' | | | | + Power Supply Quiescent Current, I+ | | 10 | 10 | 100 | μА | | - Power Supply Quiescent Current, I- | | 10 | 10 | 100 | μА | | +5V Supply Quiescent Current, IL | | 10 | 10 | 100 | μА | #### NOTES: - 1. Typical values are for Design Aid only, not guaranteed nor production tested. - 2. Min or Max value unless otherwise specified. # Test Circuits and Waveforms FIGURE 1. r<sub>DS(ON)</sub> vs ANALOG INPUT VOLTAGE FIGURE 3A. CROSSTALK vs FREQUENCY FIGURE 4A. OFF ISOLATION vs FREQUENCY FREQUENCY (Hz) FIGURE 2. $r_{DS(ON)}$ vs POWER SUPPLY VOLTAGE FIGURE 3B. TEST CIRCUIT FIGURE 4B. TEST CIRCUIT FIGURE 4. OFF ISOLATION # Test Circuits and Waveforms (Continued) FIGURE 5. SUPPLY CURRENT vs LOGIC FREQUENCY FIGURE 6. $t_{\mbox{ON}}$ AND $t_{\mbox{OFF}}$ TEST CIRCUIT FIGURE 7A. CHARGE INJECTION vs ANALOG INPUT VOLTAGE, $C_L = 10$ nF FIGURE 7B. TEST CIRCUIT FIGURE 7. CHARGE INJECTION # **Typical Applications** FIGURE 8. +15V OPEN COLLECTOR TTL INTERFACE FIGURE 9. ACTIVE LOW PASS FILTER WITH DIGITALLY SELECTED BREAK FREQUENCY All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com