20 pin DIP (Cer-DIP)

# 5150-pixel CCD Linear Sensor (B/W)

#### **Description**

The ILX510 is a reduction type CCD linear sensor developed for high resolution copiers. This sensor reads A3-size documents at a density of 400 DPI, and A4-size documents at a density of 600 DPI at high speed.

#### **Features**

Number of effective pixels: 5150 pixels

• Pixel size:  $7 \mu m \times 7 \mu m (7 \mu m pitch)$ 

 Signal output phase of two-output simultaneous-output (alternate-output is available)

Ultra high sensitivity/Ultra low lagMax Data Rate: 40 MHz

• Single 12 V power supply

• Input Clock Pulse: CMOS 5V drive

• Package: 22 pin cer-DIP (400 mil)

# Block Diagram



Operating temperature -10 to +60 °C
 Storage temperature -30 to +80 °C

#### **Pin Configuration (TOP VIEW)**





Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

### **Pin Description**

| Pin No | Symbol   | Description                   | Pin No | Symbol            | Description                    |
|--------|----------|-------------------------------|--------|-------------------|--------------------------------|
| 1      | NC       | NC                            | 12     | φROG              | Readout gate clock pulse input |
| 2      | Vgg      | Output circuit gate bias      | 13     | φ1-ε∨εΝ           | Clock pulse input (even pixel) |
| 3      | Vout-odd | Signal out (odd pixel)        | 14     | φ2-even           | Clock pulse input (even pixel) |
| 4      | Vdd      | 12 V power supply             | 15     | NC                | NC                             |
| 5      | φRS-odd  | Clock pulse input (odd pixel) | 16     | NC                | NC                             |
| 6      | φLH-odd  | Clock pulse input (odd pixel) | 17     | φ <b>LH-</b> EVEN | Clock pulse input (even pixel) |
| 7      | NC       | NC                            | 18     | φRS-even          | Clock pulse input (even pixel) |
| 8      | GND      | GND                           | 19     | Vdd               | 12 V power supply              |
| 9      | φ2-odd   | Clock pulse input (odd pixel) | 20     | Vout-even         | Signal out (even pixel)        |
| 10     | φ1-odd   | Clock pulse input (odd pixel) | 21     | GND               | GND                            |
| 11     | Vdd      | 12 V power supply             | 22     | GND               | GND                            |

# **Recommended Supply Voltage**

| Item | Min. | Тур. | Max. | Unit |
|------|------|------|------|------|
| Vdd  | 11.4 | 12   | 12.6 | V    |

### **Clock Characteristics**

| Item                               | Symbol   | Min. | Тур. | Max. | Unit |
|------------------------------------|----------|------|------|------|------|
| Input capacity of \$\phi1^*\$, f2* | Сф1, Сф2 | _    | 400  | _    | pF   |
| Input capacity of                  | Сфін     | _    | 10   | _    | pF   |
| Input capacity of φRS*             | Cors     | _    | 10   | _    | pF   |
| Input capacity of φROG             | Сфкоб    | _    | 10   | _    | pF   |

<sup>\*</sup>It indicates that  $\phi$ 1-odd,  $\phi$ 1-even as  $\phi$ 1,  $\phi$ 2-odd,  $\phi$ 2-even as  $\phi$ 2,  $\phi$ LH-odd,  $\phi$ LH-even as  $\phi$ LH,  $\phi$ RS-odd,  $\phi$ RS-even as  $\phi$ RS.

# **Clock Frequency**

| Item             | Symbol             | Min. | Тур. | Max. | Unit |
|------------------|--------------------|------|------|------|------|
| φ1, φ2, φLH, φRS | fφ1, fφ2,fφLH,fφRS | _    | 1    | 20   | MHz  |
| Data rate        | fφR                | _    | 2    | 40   | MHz  |

# **Input Clock Pulse Voltage Condition**

| Item                                   |            | Min. | Тур. | Max. | Unit |
|----------------------------------------|------------|------|------|------|------|
| φ1, φ2, φLH, φRS, φROG pulse voltage   | High level | 4.75 | 5.0  | 5.25 | V    |
| ψ1, ψ2, ψΕΠ, ψιλο, ψιλοο pulse voltage | Low level  | _    | 0    | 0.1  | V    |

#### **Electrooptical Characteristics** (Note 1)

(Ta = 25 °C, VDD = 12 V, Data rate  $f\phi R=2$  MHz, Simultaneous output, Input clock =5 Vp-p Light source = 3200 K, IR cut filter CM-500S (t = 1.0 mm)

| Item                      | Symbol | Min.  | Тур.  | Max. | Unit       | Remarks |
|---------------------------|--------|-------|-------|------|------------|---------|
| Sensitivity 1             | R1     | 9     | 12    | 15   | V/(lx • s) | Note2   |
| Sensitivity 2             | R2     | _     | 27.4  |      | V/(lx • s) | Note3   |
| Sensitivity nonuniformity | PRNU   | _     | 4     | 10   | %          | Note4   |
| Saturation output voltage | VSAT   | 1.0   | 1.5   | _    | V          | Note5   |
| Saturation exposure       | SE     | 0.067 | 0.125 | _    | lx•s       | Note6   |
| Register imbalance        | RI     | _     | 2     | 7    | %          | Note7   |
| Dark voltage average      | Vdrk   | _     | 0.3   | 2.0  | mV         | Note8   |
| Dark signal nonuniformity | DSNU   | _     | 0.6   | 3.0  | mV         | Note9   |
| Image lag                 | IL     | _     | 0.02  | _    | %          | Note10  |
| Supply current            | Ivdd   | _     | 30    | 60   | mA         | _       |
| Total transfer efficiency | TTE    | 92    | 98    | _    | %          | _       |
| Output impedance          | Zo     | _     | 150   | _    | Ω          | _       |
| Offset level              | Vos    | _     | 6.5   | _    | V          | Note11  |
| Dynamic range             | DR     | 500   | 5000  | _    | _          | Note12  |

#### Note

- 1) In accordance with the given electrooptical characteristics, the even black level is defined as the average value of D6, D8 to D24. The odd black level is defined as the average value of D5, D7 to D23.
- 2) For the sensitivity test light is applied with a uniform intensity of illumination.
- 3) W lamp (2854 K).
- 4) PRNU is defined as indicated below. Ray incidence conditions are the same as for Note 2. Vout=500 mV (Typ.)

$$PRNU = \frac{(V_{MAX} - V_{MIN})/2}{V_{AVE}} \times 100 (\%)$$

Where the 5150 pixels are divided into blocks of 103, even and odd pixels, respectively. The maximum output of each block is set to VMAX, the minimum output to VMIN and the average output to VAVE.

- 5) Use below the minimum value of the saturation output voltage.
- 6) Saturation exposure is defined as follows. SE =  $\frac{VSAT}{R1}$
- 7) RI is defined as indicated below. Vout=500 mV (Typ.)

$$RI = \frac{|VODD-AVE - VEVEN-AVE|}{\left(\begin{array}{c} VODD-AVE + VEVEN-AVE \\ 2 \end{array}\right)} \times 100 (\%)$$

Where average of odd pixels output is set to Vodd-Ave, even pixels to Veven-Ave.

- 8) Optical signal accumulated time  $\tau$  int stands at 10 ms.
- 9) The difference between the maximum and average values of the dark output voltage is calculated for even and odd respectivery. The larger value is defined as the dark signal nonuniformity. Optical signal accumulated time t int stands at 10 ms.

10) 
$$Vout = 500 \text{ mV (Typ.)}$$

11) Vos is defined as indicated bellow.



12) Dynamic range is defined as follows.

$$DR = \frac{VSAT}{VDRK}$$

When the optical signal accumulated time is shorter, the dynamic range gets wider because the optical signal accumulated time is in proportion to the dark voltage.

Clock Timing Chart 1 (simultaneous output)



Note) The transfer pulses (\$1, \$2, \$LH) must have more than 2622 cycles.

# **Clock Timing Chart 2**



# **Clock Timing Chart 3**



Clock timing of  $\phi 1$ ,  $\phi 2$ ,  $\phi LH$ ,  $\phi RS$ , and  $V_{OUT}$  at odd or even are the same as timing chart 3 in the case of alternate output.

# **Clock Timing Chart 4**

#### Cross point \$1 and \$2



### Cross point $\phi LH$ and $\phi 2$



# Clock Timing Chart 5 (alternate output)



Note) The transfer pulses (\$1, \$2, \$LH) must have more than 2622 cycles.

\*Alternate output is available by making \$1-even, \$2-even, \$LH-even, \$RS-even delayed to \$1-opp, \$2-opp, \$LH-opp, \$RS-opp for half a cycle.

# **Clock Pulse Recommended Timing**

|                                                           | Symbol   | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------|----------|------|------|------|------|
| φROG, φ1pulse timing                                      | t1       | 50   | 100  | _    | ns   |
| φROG pulse high level period                              | t2       | 600  | 1000 | _    | ns   |
| φROG, φ1 pulse timing                                     | t3       | 400  | 1000 | _    | ns   |
| φROG pulse rise time                                      | t4       | 0    | 5    | 10   | ns   |
| φROG pulse fall time                                      | t5       | 0    | 5    | 10   | ns   |
| φ1 pulse rise time /φ2 pulse fall time                    | t6       | 0    | 20   | 60   | ns   |
| φ1 pulse fall time / φ2 pulse rise time                   | t7       | 0    | 20   | 60   | ns   |
| φRS pulse high level period                               | t8       | 20   | 250* | _    | ns   |
| φRS, φLH pulse timing                                     | t9       | 0    | 250* | _    | ns   |
| φRS pulse rise time                                       | t10      | 0    | 10   | 30   | ns   |
| φRS pulse fall time                                       | t11      | 0    | 10   | 30   | ns   |
| Signal output delay time                                  | t12      | _    | 8    | _    | ns   |
| Oignal output delay time                                  | t13      | _    | 8    | _    | ns   |
| φ1, φLH pulse low level period/φ2 pulse high level period | t14, t16 | 25   | 500* | _    | ns   |
| φ1, φLH pulse high level period/φ2 pulse low level period | t15, t17 | 25   | 500* |      | ns   |

<sup>(\*)</sup> These timing is the recommended condition under f $\phi$ 1=1 MHz.

Application Circuit \* (inphase output)



\*Data rate føR = 2 MHz

Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party and other right due to same.

### Example of Representative Characteristics (VDD = 12 V, Ta = 25 °C)



MTF of main scanning direction (Standard characteristics)
Spatial frequency (cycles/mm)



Dark signal output temperature characteristics (Standard characteristics)

10 5 10 10 20 30 40 50 60 Ta-Ambient temperture (°C)

Integration time output voltage characteristics (Standard characteristics)



Operational frequency response of supply supply current (Standard characteristics)



Offset level vs. VDD characteristics (Standard characteristics)



Offset level vs. Temperature characteristics (Standard characteristics)



#### **Notes of Handling**

- 1) Static charge prevention
  - CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.
  - a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
  - b) When handling directly use an earth band.
  - c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
  - d) Ionized air is recommended for discharge when handling CCD image sensor.
  - e) For the shipment of mounted substrates, use boxes treated for prevention of static charges.
- 2) Notes on Handling CCD Cer-DIP Packages

The following points should be observed when handling and installing cer-DIP packages.

- a) Remain within the following limits when applying static load to the ceramic portion of the package:
  - (1) Compressive strength: 39 N/surface (Do not apply load more than 0.7 mm inside the outer perimeter of the glass portion.)
  - (2) Shearing strength: 29 N/surface(3) Tensile strength: 29 N/surface(4) Torsional strength: 0.9 Nm
- b) In addition, if a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the ceramic portion. Therefore, for installation, either use an elastic load, such as a spring plate, or an adhesive.



- c) Be aware that any of the following can cause the glass to crack: because the upper and lower ceramic layers are shielded by low-melting glass,
  - (1) Applying repetitive bending stress to the external leads.
  - (2) Applying heat to the external leads for an extended period of time with soldering iron
  - (3) Rapid cooling or heating
  - (4) Rapid cooling or impact to a limited portion of the low-melting glass with a small-tipped tool such as tweezers.
  - (5) Prying the upper or lower ceramic layers away at a support point of the low-melting glass.

Note that the preceding notes should also be observed when removing a component from a board after it has already been soldered.

#### 3) Soldering

- a) Make sure the package temperature does not exceed 80 °C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30 W soldering iron and solder each pin in less then 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an imaging device, do not use a solder suction equipment. When using an electric desoldering tool, ground the controller. For the control system, use a zero cross type.

- 4) Dust and dirt protection
  - a) Operate in clean environments.
  - b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
  - c) Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be careful not to scratch the glass.
  - d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- 5) Exposure to high temperatures or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.

### Package Outline Unit: mm

### 22pin DIP (400mil)







- 1. The height from the bottom to the sensor surface is 2.38  $\pm$  0.3mm.
- 2. The thickness of the cover glass is 0.8mm, and the refractive index is 1.5.

#### PACKAGE STRUCTURE

| PACKAGE MATERIAL | Cer-DIP     |
|------------------|-------------|
| LEAD TREATMENT   | TIN PLATING |
| LEAD MATERIAL    | 42 ALLOY    |
| PACKAGE WEIGHT   | 7.1g        |