# 3918-pixel CCD Linear Image Sensor (B/W)

## **Description**

The ILX514 is a reduction type CCD linear sensor developed for high resolution facsimiles and copiers. This sensor reads A4-size documents at a density of 400 DPI (Dot Per Inch). A built-in timing generator and clock-drivers ensure direct drive at 5V logic for easy use. In addition, reset pulse can be switched between internal generation and external input.



#### **Features**

- Number of effective pixels: 3918 pixels
- Pixel size: 7μm × 7μm (7μm pitch)
- Built-in timing generator and clock-drivers
- Ultra low lag/ultra high sensitivity/low dark output
- Single output method
- Maximum clock frequency: 5MHz

## **Absolute Maximum Ratings**

| <ul> <li>Supply voltage</li> </ul>      | $V_{DD1}$        | 11         | V  |
|-----------------------------------------|------------------|------------|----|
|                                         | $V_{\text{DD2}}$ | 6          | V  |
| Operating temperature                   | e                | -10 to +60 | °C |
| <ul> <li>Storage temperature</li> </ul> |                  | -30 to +80 | °C |

## **Pin Configuration (Top View)**



Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.



# **Pin Description**

| Pin No. | Symbol           | Description                                 |
|---------|------------------|---------------------------------------------|
| 1       | NC               | NC                                          |
| 2       | GND              | GND                                         |
| 3       | V <sub>DD1</sub> | 9V power supply                             |
| 4       | Vouт             | Signal output                               |
| 5       | GND              | GND                                         |
| 6       | φROG             | Clock pulse                                 |
| 7       | NC               | NC                                          |
| 8       | V <sub>DD2</sub> | 5V power supply                             |
| 9       | RSSW*1           | Reset pulse swithover pin                   |
| 10      | NC               | NC                                          |
| 11      | NC               | NC                                          |
| 12      | NC               | NC                                          |
| 13      | NC               | NC                                          |
| 14      | GND              | GND                                         |
| 15      | GND              | GND                                         |
| 16      | NC               | NC                                          |
| 17      | GND              | GND                                         |
| 18      | V <sub>DD1</sub> | 9V power supply                             |
| 19      | V <sub>DD1</sub> | 9V power supply                             |
| 20      | RS/SH*1          | Clock pulse or with S/H; without S/H switch |
| 21      | V <sub>DD1</sub> | 9V power supply                             |
| 22      | φCLK             | Clock pulse                                 |

<sup>\*1</sup> Output mode is changeable as follows.

| 20pin<br>9pin    | GND                        | VDD1                    | φRS                        |
|------------------|----------------------------|-------------------------|----------------------------|
| GND              | Internal RS<br>without S/H | Internal RS<br>with S/H | _                          |
| V <sub>DD1</sub> | _                          | _                       | External RS<br>without S/H |

# **Recommended Voltage**

| Item             | Min. | Тур. | Max. | Unit |
|------------------|------|------|------|------|
| V <sub>DD1</sub> | 8.5  | 9.0  | 9.5  | V    |
| V <sub>DD2</sub> | 4.75 | 5.0  | 5.25 | V    |

Note) Rules for raising and lowering power supply voltage

To raise power supply voltage, first raise VDD1 (9V) and then VDD2 (5V).

To lower voltage, first lower VDD2 (5V) and then VDD1 (9V).

## **Clock Characteristics**

| Item                        | Symbol | Min. | Тур. | Max. | Unit |
|-----------------------------|--------|------|------|------|------|
| Input capacity of φCLK pin  | Сфськ  | _    | 10   | _    | pF   |
| Input capacity of           | Сфкоб  | _    | 10   | _    | pF   |
| Input capacity of RS/SH pin | Crs/sh | _    | 10   | _    | pF   |
| Frequency of                | fфськ  | _    | 1    | 5    | MHz  |
| Frequency of                | fφRS   | _    | 1    | 5    | MHz  |

## Electro-optical Characteristics (Note 1)

(Ta = 25°C, Vdd1 = 9V, Vdd2 = 5V,  $\phi$ CLK = 1MHz, Internal  $\phi$ RS mode without S/H, Light source = 3200K, IR cut filter, CM-500S (t = 1.0mm))

| Item                                   | Symbol | Min.  | Тур.  | Max. | Unit       | Remarks |
|----------------------------------------|--------|-------|-------|------|------------|---------|
| Sensitivity 1                          | R1     | 7.5   | 10.8  | 13.9 | V/(lx · s) | Note 2  |
| Sensitivity 2                          | R2     | _     | 24.6  | _    | V/(lx · s) | Note 3  |
| Sensitivity nonuniformity              | PRNU   | _     | 4     | 10   | %          | Note 4  |
| Saturation output voltage              | VSAT   | 1.0   | 1.5   | _    | V          | Note 5  |
| Saturation exposure                    | SE     | 0.072 | 0.139 | _    | lx · s     | Note 6  |
| Even and odd black level DC difference | ΔV     | _     | 1.0   | 10   | mV         | Note 7  |
| Dark voltage average                   | Vdrk   | _     | 0.3   | 2    | mV         | Note 8  |
| Dark signal nonuniformity              | DSNU   | _     | 0.6   | 3    | mV         | Note 9  |
| Image lag                              | IL     | _     | 0.02  | _    | %          | Note 10 |
| 9V supply current                      | IVDD1  | _     | 16    | 32   | mA         | _       |
| 5V supply current                      | IVDD2  | _     | 2.1   | 5.0  | mA         | _       |
| Total transfer efficiency              | TTE    | 92    | 98    | _    | %          | _       |
| Output impedance                       | Zo     | _     | 600   | _    | Ω          | _       |
| Offset level                           | Vos    | _     | 3.0   | _    | V          | Note 11 |
| Dynamic range                          | DR     | 500   | 5000  | _    | _          | Note 12 |

#### Notes)

1) In accordance with the given electrooptical characteristics, the even black level is defined as the mean value of D8, D10, D12 and D14.

The odd black level is defined as the mean value of D7, D9, D11 and D13.

- 2) For the sensitivity test light is applied with a uniform intensity of illumination.
- 3) W lamp (2854K)
- 4) PRNU is defined as indicated below. Ray incidence conditions are the same as for Note 2.

$$PRNU = \frac{(V_{MAX} - V_{MIN})/2}{V_{AVE}} \times 100 [\%]$$

Where the 3918 pixels are divided into blocks of 98, even and odd pixels, respectively (Even and odd last blocks are 97). The maximum output of each block is set to VMAX, the minimum output to VMIN and the average output to VAVE.

- 5) Use below the minimum value of the saturation output voltage.
- 6) Saturation exposure is defined as follows.

$$SE = \frac{V_{SAT}}{R1}$$

- 7) Indicates the DC difference in value between odd black level and even black level.
- 8) Optical signal accumulated time  $\tau$  int stands at 10ms.

- 9) The difference between the maximum and mean values of the dark output voltage is calculated for even and odd respectively. The larger value is defined as the dark signal nonuniformity.
  - Optical signal accumulated time  $\boldsymbol{\tau}$  int stands at 10ms.
- 10) Vout = 500mV (Typ.)
- 11) Vos is defined as indicated below.



12) Dynamic range is defined as follows.

$$DR = \frac{V_{SAT}}{V_{DRK}}$$

When optical accumulated time is shorter, the dynamic range gets wider because dark voltage is in proportion to optical accumulated time.

# Application Circuit\*



 $^{*}$  This application circuit shows when  $\phi RS$  is used externally.

(When noise influence into output signal is large, connect pins indicated by (A) to the analog power supply and ) pins indicated by (D) to the digital power supply, and also use a decoupling capacitor of large capacitance.

Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

 $^{\ast}$  This clock timing diagram shows when  $\phi RS$  is used externally.

**Clock Timing Diagram**\*



# **Clock Pulse Waveform Conditions**

# $\phi$ CLK, $\phi$ ROG pulse related



# Internal $\phi$ RS mode



# External $\phi$ RS mode



| Item                             |              | Symbol       | Min. | Тур.  | Max.    | Unit |
|----------------------------------|--------------|--------------|------|-------|---------|------|
| φROG, φCLK pulse timing          |              | t1           | 100  | 200   | _       | ns   |
| φROG, φCLK pulse timing          |              | t3           | 800  | 1000  | _       | ns   |
| φROG pulse high level period     |              | t2           | 800  | 1000  | _       | ns   |
| φCLK pulse high level period     |              | t4           | 100  | 500*1 | _       | ns   |
| φCLK pulse low level period      |              | t5           | 100  | 500*1 | _       | ns   |
| φRS pulse low level period       |              | t6           | 40   | 100*1 | _       | ns   |
| φCLK, φRS pulse timing           |              | t7           | 100  | 550*1 | t1 + t2 | ns   |
| Input clock pulse rise/fall time |              | t8, t9       | _    | 5     | 10      | ns   |
| Input alook pulso voltago        | High level   | V¢CLK, V¢ROG | 4.5  | 5.0   | 5.5     | V    |
| Input clock pulse voltage        | Low level    | Vors         | 0    | _     | 0.5     | V    |
|                                  | Internal ADC | t10          | _    | 110   | _       | ns   |
| Signal output dolay time         | Internal φRS | t11          | _    | 65    |         | ns   |
| Signal output delay time         | External ABS | t12          | _    | 40    | _       | ns   |
|                                  | External     | t13          | _    | 75    | _       | ns   |

<sup>\*1</sup> Recommended condition during  $\phi$ CLK = 1MHz.

# Example of Representative Characteristics (VDD1 = 9V, VDD2 = 5V, Ta = 25°C)



### MTF of main scanning direction (Standard characteristics)



# Dark signal output temperature characteristics (Standard characteristics)



# Integration time output voltage characteristics (Standard characteristics)



# Operational frequency characteristics of the VDD1 supply current (Standard characteristics)



# Offset level vs. VDD1 characteristics (Standard characteristics)



# Operational frequency characteristics of the VDD2 supply current (Standard characteristics)



# Offset level vs. VDD2 characteristics (Standard characteristics)



# Offset level vs. Temperature characteristics (Standard characteristics)



### **Notes on Handling**

1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for prevention of static charges.
- 2) Regulation for raising and lowering the power supply voltage

When raising the supply voltage, first raise VDD1 (9V) and then VDD2 (5V).

Similarly, lower VDD2 (5V) first and then VDD1 (9V).

3) Notes on handling CCD Cer-DIP Packages

The following points should be observed when handling and installing cer-DIP packages.

- a) Remain within the following limits when applying a static load to the ceramic portion of the package:
  - (1) Compressive strength: 39N/surface (Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion.)

(2) Shearing strength: 29N/surface(3) Tensile strength: 29N/surface

(4) Torsional strength: 0.9Nm



- b) In addition, if a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the ceramic portion. Therefore, for installation, either use an elastic load, such as a spring plate, or an adhesive.
- c) Be aware that any of the following can cause the glass to crack: because the upper and lower ceramic layers are shielded by low-melting glass,
  - (1) Applying repetitive bending stress to the external leads.
  - (2) Applying heat to the external leads for an extended period of time with soldering iron.
  - (3) Rapid cooling or heating.
  - (4) Applying a load or impact to a limited portion of the low-melting glass with a small-tipped tool such as tweezers.
  - (5) Prying the upper or lower ceramic layers away at a support point of the low-melting glass.

Note that the preceding notes should also be observed when removing a component from a board after it has already been soldered.

### 4) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an image sensor, do not use a solder suction equipment.
   When using an electric desoldering tool, ground the controller. For the control system, use a zero cross type.

## 5) Dust and dirt protection

- a) Operate in clean environments.
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if the grease stained.
   Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- 6) Exposure to high temperatures or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 7) CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.

22pin DIP (400mil)

(AT STAND OFF) 3.0 ± 0.01 0.6 12 27.426 (7µm × 3918Pixels)  $41.6 \pm 0.5$ 40.2 No.1 Pixel I  $8.19 \pm 0.8$ g.0 ± 0.8

1. The height from the bottom to the sensor surface is  $2.45 \pm 0.3$ mm.

0.25

°6 ot °0

The thickness of the cover glass is 0.8mm, and the refractive index is 1.5. ۲

PACKAGE STRUCTURE

3.0 ± 34.4

0.51

| PACKAGE MATERIAL | Cer-DIP     |
|------------------|-------------|
| LEAD TREATMENT   | TIN PLATING |
| LEAD MATERIAL    | 42 ALLOY    |
| PACKAGE WEIGHT   | 5.2g        |

**2.0 ± 0.**₽