INA126 INA2126 # MicroPOWER INSTRUMENTATION AMPLIFIER Single and Dual Versions # **FEATURES** ● LOW QUIESCENT CURRENT: 175µA/chan. WIDE SUPPLY RANGE: ±1.35V to ±18V LOW OFFSET VOLTAGE: 250µV max • LOW OFFSET DRIFT: 3μV/°C max ● LOW NOISE: 35nV/√Hz ● LOW INPUT BIAS CURRENT: 25nA max ● 8-PIN DIP, SO-8, MSOP-8 SURFACE- MOUNT DUAL: 16-Pin DIP, SO-16, SSOP-16 # **APPLICATIONS** - INDUSTRIAL SENSOR AMPLIFIER: Bridge, RTD, Thermocouple - PHYSIOLOGICAL AMPLIFIER: ECG, EEG, EMG - MULTI-CHANNEL DATA ACQUISITION - PORTABLE, BATTERY OPERATED SYSTEMS # $V_{\text{IN}}^{+} \bigcirc 3$ 8 $40k\Omega$ $G = 5 + \frac{80k}{R_{G}}$ $V_{\text{IN}}^{-} \bigcirc 2$ $V_{\text{IN}}^{-} \bigcirc 2$ $V_{\text{IN}}^{-} \bigcirc 2$ $V_{\text{IN}}^{-} \bigcirc 2$ $V_{\text{IN}}^{-} \bigcirc 2$ # DESCRIPTION The INA126 and INA2126 are precision instrumentation amplifiers for accurate, low noise differential signal acquisition. Their two-op-amp design provides excellent performance with very low quiescent current (175 $\mu$ A/chan.). This, combined with wide operating voltage range of $\pm 1.35 V$ to $\pm 18 V$ , makes them ideal for portable instrumentation and data acquisition systems. Gain can be set from 5V/V to 10000V/V with a single external resistor. Laser trimmed input circuitry provides low offset voltage (250 $\mu$ V max), low offset voltage drift (3 $\mu$ V/°C max) and excellent common-mode rejection. Single version package options include 8-pin plastic DIP, SO-8 surface mount, and fine-pitch MSOP-8 surface-mount. Dual version is available in the space-saving SSOP-16 fine-pitch surface mount, SO-16, and 16-pin DIP. All are specified for the $-40^{\circ}$ C to $+85^{\circ}$ C industrial temperature range. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** At T\_A = +25°C, V\_S = $\pm 15$ V, R\_L = 25k $\Omega$ , unless otherwise noted. | | CONDITIONS | | INA126P, U, E<br>INA2126P, U, E | | INA126PA, UA, EA<br>INA2126PA, UA, EA | | | | |---------------------------------------|-----------------------------------------|-----------------------------------------|---------------------------------|-----------|---------------------------------------|------|-------|--------------------| | PARAMETER | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT | | | | | | | | | | Offset Voltage, RTI | | | ±100 | ±250 | | ±150 | ±500 | μV | | vs Temperature | | | ±0.5 | ±3 | | * | ±5 | μV/°C | | vs Power Supply (PSRR) | $V_{S} = \pm 1.35V \text{ to } \pm 18V$ | | 5 | 15 | | * | 50 | μV/V | | Input Impedance | | | 10 <sup>9</sup> 4 | | | * | | Ω pF | | Safe Input Voltage | $R_S = 0$ | (V-)-0.5 | | (V+)+0.5 | * | | * | V | | | $R_S = 1k\Omega$ | (V-)-10 | | (V+)+10 | * | | * | V | | Common-Mode Voltage Range | $V_{O} = 0V$ | ±11.25 | ±11.5 | | * | * | | V | | Channel Separation (dual) | G = 5, dc | | 130 | | | | | dB | | Common-Mode Rejection | $R_S = 0, V_{CM} = \pm 11.25V$ | 83 | 94 | | 74 | 90 | | dB | | INA2126U (dual SO-16) | O V OW | 80 | 94 | | | | | dB | | INPUT BIAS CURRENT | | | -10 | -25 | | * | -50 | nA | | vs Temperature | | | ±30 | | | * | | pA/°C | | Offset Current | | | ±0.5 | ±2 | | * | ±5 | nA | | vs Temperature | | | ±10 | <u></u> 2 | | * | | pA/°C | | · · · · · · · · · · · · · · · · · · · | | + | | | | | | | | GAIN | | | G = 5 to 101 | | | * | | V/V | | Gain Equation | \ \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | G | $= 5 + 80k\Omega$ | . ~ | | * | 10.10 | V/V | | Gain Error | $V_{O} = \pm 14V, G = 5$ | | ±0.02 | ±0.1 | | * | ±0.18 | % | | vs Temperature | G = 5 | | ±2 | ±10 | | * | * | ppm/°C | | Gain Error | $V_0 = \pm 12V, G = 100$ | | ±0.2 | ±0.5 | | * | ±1 | % | | vs Temperature | G = 100 | | ±25 | ±100 | | * | * | ppm/°C | | Nonlinearity | $G = 100, V_0 = \pm 14V$ | | ±0.002 | ±0.012 | | * | * | % | | NOISE | | | | | | | | | | Voltage Noise, f = 1kHz | | | 35 | | | * | | nV/√ <del>Hz</del> | | f = 100Hz | | | 35 | | | * | | nV/√Hz | | f = 10Hz | | | 45 | | | * | | nV/√Hz | | $f_B = 0.1Hz$ to $10Hz$ | | | 0.7 | | | * | | μVр-р | | Current Noise, f = 1kHz | | | 60 | | | * | | fA/√Hz | | $f_B = 0.1Hz$ to $10Hz$ | | | 2 | | | * | | рАр-р | | OUTPUT | | | | | | | | | | Voltage, Positive | $R_L = 25k\Omega$ | (V+)-0.9 | (V+)-0.75 | | * | * | | V | | Negative | $R_1 = 25k\Omega$ | (V-)+0.95 | ' ' | | * | * | | V | | Short-Circuit Current | Short-Circuit to Ground | ( , , , , , , , , , , , , , , , , , , , | +10/-5 | | | * | | mA | | Capacitive Load Drive | | | 1000 | | | * | | pF | | FREQUENCY RESPONSE | | + | | | | | | F- | | Bandwidth, –3dB | G = 5 | | 200 | | | * | | kHz | | Banawatii, Sab | G = 100 | | 9 | | | * | | kHz | | | G = 100<br>G = 500 | | 1.8 | | | * | | kHz | | Slew Rate | $V_0 = \pm 10V, G = 5$ | | 0.4 | | | * | | l | | | ŭ . | | | | | * | | V/µs | | Settling Time, 0.01% | 10V Step, G = 5 | | 30<br>160 | | | * | | μs | | | 10V Step, G = 100<br>10V Step, G = 500 | | 1500 | | | * * | | μs | | Overload Recovery | 1 '' | 1 | 1500 | | | * | | μs | | Overload Recovery | 50% Input Overload | + | 4 | | | * | | μs | | POWER SUPPLY | | 1 | | | | | | | | Voltage Range | | ±1.35 | ±15 | ±18 | * | * | * | V | | Current (per channel) | I <sub>O</sub> = 0 | 1 | ±175 | ±200 | | * | * | μΑ | | TEMPERATURE RANGE | | | | | | | | | | Specification Range | | -40 | | +85 | * | | * | °C | | Operation Range | | -55 | | +125 | * | | * | °C | | Storage Range | | -55 | | +125 | * | | * | °C | | Thermal Resistance, $\theta_{JA}$ | | | | | | | | | | 8-Pin DIP | | | 100 | | | * | | °C/W | | SO-8 Surface-Mount | | 1 | 150 | | | * | | °C/W | | MSOP-8 Surface-Mount | | | 200 | | | * | | °C/W | | 16-Pin DIP (dual) | | | 80 | | | * | | °C/W | | SO-16 (dual) | | | 100 | | | * | | °C/W | | | | | | 1 | | 1 | | | <sup>\*</sup> Specification same as INA126P, INA126U, INA126E; INA2126P, INA2126U, INA2126E. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # **PIN CONFIGURATION (Single)** # **PIN CONFIGURATION (Dual)** | V <sub>INA</sub> 1 1 16 V <sub>INB</sub> 15 V <sub>INB</sub> 15 V <sub>INB</sub> 17 18 18 18 18 18 18 18 18 18 18 18 18 18 | Top View | | 16-Pin DIP, SO-16, SSOP-16 | |----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------| | | $V_{\mathrm{INA}}^{+}$ $R_{\mathrm{GA}}$ $R_{\mathrm{GA}}$ $R_{\mathrm{OA}}$ $V_{\mathrm{OA}}$ Sense | 2<br>3<br>4<br>5<br>6<br>7 | 15 V <sub>INB</sub> 14 R <sub>GB</sub> 13 R <sub>GB</sub> 12 Ref <sub>B</sub> 11 V <sub>OB</sub> 10 Sense <sub>B</sub> | # ABSOLUTE MAXIMUM RATINGS(1) | Power Supply Voltage, V+ to V | 36V | |-----------------------------------|-----------------------| | Input Signal Voltage(2) | (V–)–0.7 to (V+)+0.7V | | Input Signal Current(2) | 10mA | | Output Short Circuit | Continuous | | Operating Temperature | 55°C to +125°C | | Storage Temperature | –55°C to +125°C | | Lead Temperature (soldering, 10s) | +300°C | NOTES: (1) Stresses above these ratings may cause permanent damage. (2) Input signal voltage is limited by internal diodes connected to power supplies. See text. This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## **PACKAGE INFORMATION** | PRODUCT | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT<br>MEDIA | | | |-----------------------------------------------------|--------------------------|------------------------------------------|---------------------------------------|------------------------------------------------------------------|--------------------------------|--|--| | Single | | | | | | | | | INA126PA<br>INA126P | 8-Pin DIP<br>8-Pin DIP | 006<br>006 | INA126PA<br>INA126P | INA126PA<br>INA126P | Rails<br>Rails | | | | INA126UA<br>INA126U | SO-8<br>SO-8 | 182<br>182 | INA126UA<br>INA126U | INA126UA<br>INA126U | Rails or Reel<br>Rails or Reel | | | | INA126EA <sup>(2)</sup> "INA126E <sup>(2)</sup> " | MSOP-8<br>MSOP-8 | 337<br>"<br>337 | A26 <sup>(3)</sup> A26 <sup>(3)</sup> | INA126EA-250<br>INA126EA-2500<br>INA126E-250<br>INA126E-2500 | Reel Only " Reel Only " | | | | Dual | | | | | | | | | INA2126PA<br>INA2126P | 16-Pin DIP<br>16-Pin DIP | 180<br>180 | INA2126PA<br>INA2126P | INA2126PA<br>INA2126P | Rails<br>Rails | | | | INA2126UA<br>INA2126U | SO-16<br>SO-16 | 265<br>265 | INA2126UA<br>INA2126U | INA2126UA<br>INA2126U | Rails<br>Rails | | | | INA2126EA <sup>(2)</sup> "INA2126E <sup>(2)</sup> " | SSOP-16<br>"SSOP-16 | 322<br>"<br>322<br>" | INA2126EA<br>"<br>INA2126E<br>" | INA2126EA-250<br>INA2126EA-2500<br>INA2126E-250<br>INA2126E-2500 | Reel Only " Reel Only " | | | NOTES: (1) For detailed drawing and dimension table, see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) MSOP-8 and SSOP-16 packages are available only on 250 or 2500 piece reels. (3) Grade designation is marked on reel. # **TYPICAL PERFORMANCE CURVES** At $T_A$ = +25°C and $V_S$ = ±15V, unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) At $T_A$ = +25°C and $V_S$ = ±15V, unless otherwise noted. # **TYPICAL PERFORMANCE CURVES (CONT)** At $T_A$ = +25°C and $V_S$ = ±15V, unless otherwise noted. # APPLICATION INFORMATION Figure 1 shows the basic connections required for operation of the INA126. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown. The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to ensure good common-mode rejection. A resistance of $8\Omega$ in series with the Ref pin will cause a typical device to degrade to approximately 80dB CMR. Dual versions (INA2126) have feedback sense connections, Sense<sub>A</sub> and Sense<sub>B</sub>. These must be connected to their respective output terminals for proper operation. The sense connection can be used to sense the output voltage directly at the load for best accuracy. ### **SETTING THE GAIN** Gain is set by connecting an external resistor, R<sub>G</sub>, as shown: $$G = 5 + \frac{80k\Omega}{R_G} \tag{1}$$ Commonly used gains and R<sub>G</sub> resistor values are shown in Figure 1. The $80k\Omega$ term in equation 1 comes from the internal metal film resistors which are laser trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications. The stability and temperature drift of the external gain setting resistor, $R_G$ , also affects gain. $R_G$ 's contribution to gain accuracy and drift can be directly inferred from the gain equation (1). Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance, which will contribute additional gain error in gains of approximately 100 or greater. ### **OFFSET TRIMMING** The INA126 and INA2126 are laser trimmed for low offset voltage and offset voltage drift. Most applications require no external offset adjustment. Figure 2 shows an optional circuit for trimming the output offset voltage. The voltage applied to the Ref terminal is added to the output signal. An op amp buffer is used to provide low impedance at the Ref terminal to preserve good common-mode rejection. FIGURE 2. Optional Trimming of Output Offset Voltage. FIGURE 1. Basic Connections. #### INPUT BIAS CURRENT RETURN The input impedance of the INA126/2126 is extremely high—approximately $10^9\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically -10nA (current flows out of the input terminals). High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current for proper operation. Figure 3 shows various provisions for an input bias current path. Without a bias current path, the inputs will float to a potential which exceeds the common-mode range and the input amplifiers will saturate. If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in Figure 3). With higher source impedance, using two equal resistors provides a balanced input with advantages of lower input offset voltage due to bias current and better high-frequency common-mode rejection. FIGURE 3. Providing an Input Common-Mode Current Path. # INPUT COMMON-MODE RANGE The input common-mode range of the INA126/2126 is shown in typical performance curves. The common-mode range is limited on the negative side by the output voltage swing of $A_2$ , an internal circuit node that cannot be measured on an external pin. The output voltage of $A_2$ can be expressed as: $$V_{O2} = 1.25 \ V_{IN}^- - (V_{IN}^+ - V_{IN}^-) (10 \text{k}\Omega/\text{R}_G)$$ (2) (Voltages referred to Ref terminal, pin 5) The internal op amp $A_2$ is identical to $A_1$ and its output swing is limited to typically 0.7V from the supply rails. When the input common-mode range is exceeded ( $A_2$ 's output is saturated), $A_1$ can still be in linear operation and respond to changes in the non-inverting input voltage. The output voltage, however, will be invalid. ### LOW VOLTAGE OPERATION The INA126/2126 can be operated on power supplies as low as $\pm 1.35$ V. Performance remains excellent with power supplies ranging from $\pm 1.35$ V to $\pm 18$ V. Most parameters vary only slightly throughout this supply voltage range—see typical performance curves. Operation at very low supply voltage requires careful attention to ensure that the commonmode voltage remains within its linear range. See "Input Common-Mode Voltage Range." The INA126/2126 can be operated from a single power supply with careful attention to input common-mode range, output voltage swing of both op amps and the voltage applied to the Ref terminal. Figure 4 shows a bridge amplifier circuit operated from a single +5V power supply. The bridge provides an input common-mode voltage near 2.5V, with a relatively small differential voltage. #### INPUT PROTECTION The inputs are protected with internal diodes connected to the power supply rails. These diodes will clamp the applied signal to prevent it from exceeding the power supplies by more than approximately 0.7V. If the signal source voltage can exceed the power supplies, the source current should be limited to less than 10mA. This can generally be done with a series resistor. Some signal sources are inherently current-limited and do not require limiting resistors. # CHANNEL CROSSTALK—DUAL VERSION The two channels of the INA2126 are completely independent, including all bias circuitry. At DC and low frequency there is virtually no signal coupling between channels. Crosstalk increases with frequency and is dependent on circuit gain, source impedance and signal characteristics. As source impedance increases, careful circuit layout will help achieve lowest channel crosstalk. Most crosstalk is produced by capacitive coupling of signals from one channel to the input section of the other channel. To minimize coupling, separate the input traces as far as practical from any signals associated with the opposite channel. A grounded guard trace surrounding the inputs helps reduce stray coupling between channels. Carefully balance the stray capacitance of each input to ground, and run the differential inputs of each channel parallel to each other, or directly adjacent on top and bottom side of a circuit board. Stray coupling then tends to produce a common-mode signal that is rejected by the IA's input. FIGURE 4. Bridge Signal Acquisition—Single 5V Supply. FIGURE 5. Differential Voltage-to-Current Converter.