# Intel<sup>®</sup> Core<sup>™</sup> i5-600, i3-500 Desktop Processor Series, Intel<sup>®</sup> Pentium<sup>®</sup> Desktop Processor 6000 Series Datasheet - Volume 1 This is volume 1 of 2 January 2011 Document Number: 322909-006 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Antel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor\_number for details. Over time processor numbers will increment based on changes in clock, speed, cache, FSB, or other features, and increments are not intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily representative of future roadmaps. See www.intel.com/products/processor\_number for details. Intel<sup>®</sup> Active Management Technology requires the computer system to have an Intel(R) AMT-enabled chipset, network hardware and software, as well as connection with a power source and a corporate network connection. Setup requires configuration by the purchaser and may require scripting with the management console or further integration into existing security frameworks to enable certain functionality. It may also require modifications of implementation of new business processes. With regard to notebooks, Intel AMT may not be available or certain capabilities may be limited over a host OS-based VPN or when connecting wirelessly, on battery power, sleeping, hibernating or powered off. For more information, see www.intel.com/technology/platform-technology/intel-amt/ Intel® Trusted Execution Technology (Intel® TXT) requires a computer system with Intel® Virtualization Technology (Intel® Virtualization Technology (Intel® VT-x) and Intel® Virtualization Technology for Directed I/O (Intel® VT-d)), a Intel TXT-enabled processor, chipset, BIOS, Authenticated Code Modules and an Intel TXT-compatible measured launched environment (MLE). The MLE could consist of a virtual machine monitor, an OS or an application. In addition, Intel TXT requires the system to contain a TPM v1.2, as defined by the Trusted Computing Group and specific software for some uses. For more information, see http://www.intel.com/technology/security Intel<sup>®</sup> Virtualization Technology requires a computer system with an enabled Intel<sup>®</sup> processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain computer system software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor. Warning: Altering clock frequency and/or voltage may (i) reduce system stability and useful life of the system and processor; (ii) cause the processor and other system components to fail; (iii) cause reductions in system performance; (iv) cause additional heat or other damage; and (v) affect system data integrity. Intel has not tested, and does not warranty, the operation of the processor beyond its specifications. \* Intel® Turbo Boost Technology requires a PC with a processor with Intel Turbo Boost Technology capability. Intel Turbo Boost Technology performance varies depending on hardware, software and overall system configuration. Check with your PC manufacturer on whether your system delivers Intel Turbo Boost Technology. For more information, see http://www.intel.com/technology/turboboost Hyper-threading Technology requires a computer system with a processor supporting HT Technology and an HT Technology-enabled chipset, BIOS, and operating system. Performance will vary depending on the specific hardware and software you use. For more information including details on which processors support HT Technology, see http://www.intel.com/info/hyperthreading. 64-bit computing on Intel architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel® 64 architecture. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality. Enhanced Intel SpeedStep® Technology for specified units of this processor available Q2/06. See the Processor Spec Finder at http://processorfinder.intel.com or contact your Intel representative for more information. Intel, Intel Core, Core Inside, Intel Speedstep, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2011, Intel Corporation. All rights reserved. # **Contents** | 1 | Intro | duction | 9 | |---|-------|-------------------------------------------------------------------------------------------------|---| | | 1.1 | Processor Feature Details | 1 | | | | 1.1.1 Supported Technologies | 1 | | | 1.2 | Interfaces | 1 | | | | 1.2.1 System Memory Support | 1 | | | | 1.2.2 PCI Express* | | | | | 1.2.3 Direct Media Interface (DMI) | 3 | | | | 1.2.4 Platform Environment Control Interface (PECI) | | | | | 1.2.5 Intel® HD Graphics14 | 4 | | | | 1.2.6 Intel <sup>®</sup> Flexible Display Interface (Intel <sup>®</sup> FDI) | 4 | | | 1.3 | Power Management Support15 | | | | | 1.3.1 Processor Core | | | | | 1.3.2 System | | | | | 1.3.3 Memory Controller | | | | | 1.3.4 PCI Express* | | | | 1.4 | Thermal Management Support | | | | 1.5 | Package | | | | 1.6 | Terminology | | | | 1.7 | Related Documents | | | _ | | | | | 2 | | faces | | | | 2.1 | System Memory Interface | | | | | 2.1.1 System Memory Technology Supported | | | | | 2.1.2 System Memory Timing Support | | | | | 2.1.3 System Memory Organization Modes | | | | | 2.1.3.1 Single-Channel Mode | 1 | | | | 2.1.3.2 Dual-Channel Mode—Intel® Flex Memory Technology Mode | l | | | | <ul> <li>2.1.4 Rules for Populating Memory Slots</li></ul> | 2 | | | | 2.1.5 Technology Enhancements of Intel <sup>®</sup> Fast Memory Access (Intel <sup>®</sup> FMA) | 3 | | | | 2.1.5.1 Just-in-Time Command Scheduling | | | | | 2.1.5.2 Command Overlap | 3 | | | | 2.1.6 System Memory Pre-Charge Power Down Support Details | | | | 2.2 | PCI Express* Interface | | | | 2.2 | 2.2.1 PCI Express* Architecture | | | | | 2.2.1.1 Transaction Layer | | | | | 2.2.1.2 Data Link Layer | | | | | 2.2.1.3 Physical Layer | | | | | 2.2.2 PCI Express* Configuration Mechanism | Ś | | | | 2.2.3 PCI Express Port | | | | 2.3 | Direct Media Interface (DMI) | | | | 2.0 | 2.3.1 DMI Error Flow | | | | | 2.3.2 Processor/PCH Compatibility Assumptions | | | | | 2.3.3 DMI Link Down | | | | 2.4 | Integrated Graphics 2 | | | | ۷٠١ | 2.4.1 3D and Video Engines for Graphics Processing | | | | | 2.4.1.1 3D Engine Execution Units (EUs) | | | | | 2.4.1.2 3D Pipeline | | | | | 2.4.1.3 Video Engine | | | | | 2.4.1.4 2D Engine | | | | | 2.4.2 Integrated Graphics Display | | | | | | 2.4.2.1 | Display Planes | | |---|------|---------|----------------------|--------------------------------------------------------|----| | | | | 2.4.2.2 | Display Pipes | | | | | | 2.4.2.3 | Display Ports | 32 | | | | 2.4.3 | | exible Display Interface | | | | 2.5 | | | ment Control Interface (PECI) | | | | 2.6 | Interfa | | ng | | | | | 2.6.1 | Internal | Clocking Requirements | 33 | | 3 | Tech | nologie | ie. | | 35 | | • | 3.1 | | | tion Technology | | | | J. I | 3.1.1 | Intal <sup>®</sup> V | Γ-x Objectives | 25 | | | | 3.1.1 | Intel® V | T-x Gojectives | 25 | | | | 3.1.2 | | Γ-d Objectives | | | | | 3.1.3 | Intel® V | T-d Objectives | 30 | | | | 3.1.4 | Intel® V | T-d Features Not Supported | ٥٥ | | | 2.2 | | Tructed C | r-a realures Not Supported | 37 | | | 3.2 | Intel® | Trusted Ex | xecution Technology (Intel® TXT) | 30 | | | 3.3 | Intel® | Hyper-Inr | reading Technology | 38 | | | 3.4 | | | ost Technology | | | | 3.5 | | | S | | | | | 3.5.1 | | d Encryption Standard New Instructions (AESNI) | | | | | 3.5.2 | PCLMULC | QDQ Instruction | 38 | | 4 | Powe | er Mana | igement . | | 39 | | | 4.1 | | | ported | | | | | 4.1.1 | System S | States | 39 | | | | 4.1.2 | | r Core/Package Idle States | | | | | 4.1.3 | | ed Memory Controller States | | | | | 4.1.4 | | ess* Link States | | | | | 4.1.5 | | ed Graphics States | | | | | 4.1.6 | | State Combinations | | | | 4.2 | | | Power Management | | | | | 4.2.1 | Enhance | d Intel <sup>®</sup> SpeedStep <sup>®</sup> Technology | 41 | | | | 4.2.2 | | ver Idle States | | | | | 4.2.3 | | ng Low-Power Idle States | | | | | 4.2.4 | | tates | | | | | 4.2.4 | 4.2.4.1 | | | | | | | 4.2.4.2 | Core C1/C1E State | | | | | | 4.2.4.3 | Core C3 State | | | | | | 4.2.4.4 | Core C6 State | | | | | | 4.2.4.5 | C-State Auto-Demotion | | | | | 4.2.5 | Package | C-States | 45 | | | | | 4.2.5.1 | Package C0 | | | | | | 4.2.5.2 | Package C1/C1E | 47 | | | | | 4.2.5.3 | Package C3 State | | | | | | 4.2.5.4 | Package C6 State | | | | 4.3 | _ | | ory Controller (IMC) Power Management | | | | | 4.3.1 | | g Unused System Memory Outputs | | | | | 4.3.2 | DRAM Po | ower Management and Initialization | 48 | | | | | 4.3.2.1 | Initialization Role of CKE | | | | | | 4.3.2.2 | Conditional Self-Refresh | | | | | | 4.3.2.3 | Dynamic Power Down Operation | | | | | | 4.3.2.4 | DRAM I/O Power Management | | | | 4.4 | | | wer Management | | | | 4.5 | _ | | nics Power Management | | | | | 4.5.1 | Graphics | Render C-State | 50 | | 5 | Ther | mal Mai | nagemen | t · | 51 | | 6 | Sign | al Description | 53 | |---|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | 6.1 | System Memory Interface | 54 | | | 6.2 | Memory Reference and Compensation | 56 | | | 6.3 | Reset and Miscellaneous Signals | 56 | | | 6.4 | PCI Express* Based Interface Signals | 58 | | | 6.5 | DMI—Processor to PCH Serial Interface | | | | 6.6 | PLL Signals | | | | 6.7 | Intel® Flexible Display Interface Signals | | | | 6.8 | JTAG/ITP Signals | 59 | | | 6.9 | Error and Thermal Protection | | | | 6.10 | Power Sequencing | | | | 6.11 | Processor Core Power Signals | | | | 6.12 | Graphics and Memory Core Power Signals | | | | 6.13 | Ground and NCTF | | | | 6.14 | Processor Internal Pull Up/Pull Down | 64 | | 7 | Elect | rical Specifications | 65 | | | 7.1 | Power and Ground Lands | 65 | | | 7.2 | Decoupling Guidelines | 65 | | | | 7.2.1 Voltage Rail Decoupling | 65 | | | 7.3 | Processor Clocking (BCLK[0], BCLK#[0]) | 66 | | | | 7.3.1 PLL Power Supply | 66 | | | 7.4 | V <sub>CC</sub> Voltage Identification (VID) | | | | 7.5 | Graphics Voltage Identification (GFX_VID) | | | | 7.6 | Reserved or Unused Signals | 70 | | | 7.7 | Signal Groups | | | | 7.8 | Test Access Port (TAP) Connection | | | | 7.9 | Absolute Maximum and Minimum Ratings | | | | 7.10 | DC Specifications | | | | | 7.10.1 Voltage and Current Specifications | | | | 7.11 | Platform Environmental Control Interface (PECI) DC Specifications | | | | | 7.11.1 DC Characteristics | | | | | 7.11.2 Input Device Hysteresis | 83 | | 8 | Proc | essor Land and Signal Information | 85 | | | 8.1 | Processor Land Assignments | | | | ures<br>-1 Inte | el <sup>®</sup> Core™ i5-600, i3-500 Desktop Processor Series and Intel <sup>®</sup> Pentium <sup>®</sup> Desktop<br>cessor 6000 Series Platform Diagram | 1C | | 2 | | El® Flex Memory Technology Operation | | | | | Il-Channel Symmetric (Interleaved) and Dual-Channel Asymmetric Modes | | | | | Express* Layering Diagram | | | | | ket Flow through the Layers | | | | | Express Related Register Structures in the Processor | | | 2 | -6 Pro | cessor Graphic Processing Unit Block Diagram | 28 | | | | cessor Display Block Diagram | | | 4 | -1 Idle | Power Management Breakdown of the Processor Cores | 42 | | 4 | -2 Thr | ead and Core C-State Entry and Exit | 42 | | 4 | -3 Pac | kage C-State Entry and Exit | 46 | | 7 | -1 V <sub>CC</sub> | Static and Transient Tolerance Loadlines | 77 | | | | G Static and Transient Tolerance Loadlines | | | | | ut Device Hysteresis | | | | | ket Pinmap (Top View, Upper-Left Quadrant) | | | 8-2 | Socket Pinmap (Top View, Upper-Right Quadrant) | 86 | |-------------|-----------------------------------------------------------------------------------------------|----------| | 8-3 | Socket Pinmap (Top View, Lower-Left Quadrant) | 87 | | 8-4 | Socket Pinmap (Top View, Lower-Right Quadrant) | 88 | | | | | | Table | | | | | | 4.0 | | 1-1 | Related Documents | | | 2-1 | Supported DIMM Module Configurations | | | 2-2 | DDR3 System Memory Timing Support | | | 2-3 | System Memory Pre-Charge Power Down Support | | | 2-4 | Processor Reference Clock Requirements | | | 4-1 | Processor Core/Package State Support | | | 4-2 | G, S, and C State Combinations | | | 4-3 | D, S, and C State Combination | | | 4-4 | Coordination of Thread Power States at the Core Level | | | 4-5 | P_LVLx to MWAIT Conversion | | | 4-6 | Coordination of Core Power States at the Package Level | | | 4-7 | Targeted Memory State Conditions | | | 6-1 | Signal Description Buffer Types | | | 6-2 | Memory Channel A | | | 6-3 | Memory Channel B | | | 6-4 | Memory Reference and Compensation | | | 6-5 | Reset and Miscellaneous Signals | | | 6-6 | PCI Express* Based Interface Signals | 58 | | 6-7 | | | | 6-8 | PLL Signals Intel <sup>®</sup> Flexible Display Interface | | | 6-9 | JTAG/ITP | | | | Error and Thermal Protection | | | | | | | | Processor Core Power Signals | | | 0-13 | Processor Core Power Signals | 61 | | | Graphics and Memory Power Signals | | | | Processor Internal Pull Up/Pull Down | | | 7-1 | VRD 11.1/11.0 Voltage Identification Definition | | | 7-1<br>7-2 | Market Segment Selection Truth Table for MSID[2:0] | | | 7-2<br>7-3 | Signal Groups 1 | | | 7-3<br>7-4 | Processor Absolute Minimum and Maximum Ratings | | | 7-4<br>7-5 | Processor Core Active and Idle Mode DC Voltage and Current Specifications | | | 7-5<br>7-6 | Processor Uncore I/O Buffer Supply DC Voltage and Current Specifications | | | 7-0<br>7-7 | Processor Graphics VID based (V <sub>AXG</sub> ) Supply DC Voltage and Current Specifications | | | 7-7<br>7-8 | V <sub>CC</sub> Static and Transient Tolerance | 76<br>74 | | | V <sub>AXG</sub> Static and Transient Tolerance | | | | DDR3 Signal Group DC Specifications | | | | Control Sideband and TAP Signal Group DC Specifications | | | | PCI Express* DC Specifications | | | | PECI DC Electrical Limits | | | 7-13<br>8-1 | Processor Pin List by Pin Name | | | 0- I | FIUCESSULFIII LIST BY FIII NATHE | 09 | # **Revision History** | Revision<br>Number | Description | Date | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 001 | Initial release | January<br>2010 | | 002 | Added workstation information | January<br>2010 | | 003 | <ul> <li>Added Intel<sup>®</sup> Core<sup>™</sup> i5-680 processor</li> </ul> | April 2010 | | 004 | <ul> <li>Added Intel<sup>®</sup> Core<sup>™</sup> i5-655K processor and Intel<sup>®</sup> Core<sup>™</sup> i3-550 processor</li> </ul> | June 2010 | | 005 | <ul> <li>Added Intel<sup>®</sup> Core<sup>™</sup> i3-560 processor</li> </ul> | August 2010 | | 006 | <ul> <li>Added the series designation "Intel<sup>®</sup> Pentium<sup>®</sup> desktop processor 6000 series".</li> <li>Added the Intel<sup>®</sup> Pentium<sup>®</sup> processor G6960.</li> </ul> | January<br>2011 | Note: Note: Note: Note: # 1 Introduction The Intel<sup>®</sup> Core<sup>™</sup> i5-600, i3-500 desktop processor series and Intel<sup>®</sup> Pentium<sup>®</sup> desktop processor 6000 series are the next generation of 64-bit, multi-core processors built on 32-nanometer process technology. Based on the low-power/high-performance Intel microarchitecture, the processor is designed for a two-chip platform, instead of the traditional three-chip platforms (processor, (G)MCH, and ICH). The two-chip platform consists of a processor and Platform Controller Hub (PCH) and enables higher performance, easier validation, and improved x-y footprint. The Intel<sup>®</sup> 5 Series Chipset components for desktop and Intel<sup>®</sup> 3400 Series Chipset components for workstations are the PCH.The processor is designed for desktop and workstation platforms. This document provides DC electrical specifications, signal integrity, differential signaling specifications, pinout and signal definitions, interface functional descriptions, and additional feature information pertinent to the implementation and operation of the processor on its respective platform. **Note:** Throughout this document, the Intel Core i5-600, i3-500 desktop processor series and Intel Pentium desktop processor 6000 series may be referred to as "processor". **Note:** Throughout this document, the Intel<sup>®</sup> Core<sup>™</sup> i5-600 desktop processor series refers to the Intel<sup>®</sup> Core<sup>™</sup> i5-680, i5-670, i5-661, i5-660, i5-655K, and i5-650 processors. **Note:** Throughout this document, the Intel<sup>®</sup> Core<sup>™</sup> i3-500 desktop processor series refers to the Intel<sup>®</sup> Core<sup>™</sup> i3-560, i3-550, i3-540, and i3-530 processors. Throughout this document, the Intel $^{\circledR}$ 5 series Chipset Platform Controller Hub may also be referred to as "PCH". Throughout this document, the Intel<sup>®</sup> Pentium<sup>®</sup> desktop processor 6000 series refers to the Intel<sup>®</sup> Pentium<sup>®</sup> processor G6950 and G6960 processors Some processor features are not available on all platforms. Refer to the processor specification update for details. Included in this family of processors is an integrated graphics and a memory controller die on the same package as the processor core die. This two-chip solution of a processor core die with an integrated graphics and a memory controller die is known as a Multi-Chip Package (MCP) processor. For specific features supported for individual Intel Core™ i5-600 and i3-500 desktop processor series and Intel® Pentium® desktop processor 6000 series SKUs, refer to the Intel® Core™ i5-600 and i3-500 Desktop Processor Series and Intel® Pentium® Desktop Processor 6000 Series Specification Update. Figure 1-1 shows an example platform block diagram. Integrated graphics and Memory controller die is built on 45-nanometer process technology. Figure 1-1. Intel<sup>®</sup> Core<sup>™</sup> i5-600, i3-500 Desktop Processor Series and Intel<sup>®</sup> Pentium<sup>®</sup> Desktop Processor 6000 Series Platform Diagram ## 1.1 Processor Feature Details - Two cores - A 32-KB instruction and 32-KB data first-level cache (L1) for each core - A 256-KB shared instruction/data second-level cache (L2) for each core - Up to 4-MB shared instruction/data third-level cache (L3), shared among all cores ## 1.1.1 Supported Technologies - Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d) - Intel® Virtualization Technology (Intel® VT-x) - Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) - Intel<sup>®</sup> Streaming SIMD Extensions 4.1 (Intel<sup>®</sup> SSE4.1) - Intel<sup>®</sup> Streaming SIMD Extensions 4.2 (Intel<sup>®</sup> SSE4.2) - Intel<sup>®</sup> Hyper-Threading Technology - Intel® 64 Architecture - · Execute Disable Bit - 6 Advanced Encryption Standard New Instructions (AESNI) - · PCLMULQDQ instruction specification update for details. • Intel® Turbo Boost Technology Note: 1.2 # 1.2.1 System Memory Support Interfaces System memory features include: One or two channels of unbuffered DDR3 memory with a maximum of two UDIMMs per channel Some technologies may not be enabled on all processor SKUs. Refer to the processor - · Single- and dual-channel memory organization modes - · Data burst length of eight for all memory organization modes - Memory DDR3 data transfer rates of 1066 MT/s and 1333 MT/s - 64-bit wide channels - DDR3 I/O Voltage of 1.5 V - The type of memory supported by the processor is dependent on the Intel 5 Series Chipset SKU in the target platform: - Desktop Intel 5 Series Chipset platforms only support non-ECC unbuffered DIMMs and do not support any memory configuration that mixes non-ECC with ECC unbuffered DIMMs - Workstation Intel 3400 Series Chipset platforms support ECC and non-ECC unbuffered DIMMs. The platforms do Not support any memory configuration that mix non-ECC with ECC unbuffered DIMMs. - Maximum memory bandwidth of 10.6 GB/s in single-channel mode or 21 GB/s in dual-channel mode assuming DDR3 1333 MT/s - 1-Gb and 2-Gb DDR3 DRAM technologies are supported. - Using 2-Gb device technologies, the largest memory capacity possible is 16 GB for UDIMMs (assuming Dual Channel Mode with a four dual rank unbuffered DIMM memory configuration) - Up to 64 simultaneous open pages, 32 per channel (assuming 8 ranks of 8 bank devices) - · Command launch modes of 1n/2n - Partial writes to memory using Data Mask (DM) signals - Intel<sup>®</sup> Fast Memory Access (Intel<sup>®</sup> FMA) - Just-in-Time Command Scheduling - Command Overlap - Out-of-Order Scheduling ## 1.2.2 PCI Express\* - The processor PCI Express\* port(s) are fully-compliant to the PCI Express Base Specification, Revision 2.0. - The processor with the desktop Intel 5 Series Chipset supports: - One 16-lane PCI Express port intended for graphics attach - Two 8-lane PCI Express ports (Only supported with Intel<sup>®</sup> 5 Series Chipset P55 and P57 SKUs) - The processor with the workstation Intel 3450 Chipset supports: - One 16-lane PCI Express port intended for graphics attach. - Two 8-lane PCI Express ports for I/O. - The processor with enhanced server Intel 3420 Chipset supports: - One 16-lane PCI Express port for graphics or I/O. - Two 8-lane PCI Express ports for I/O. - The processor with value server Intel 3400 Series Chipset supports: - Two 8-lane PCI Express ports for I/O. - PCI Express Port 0 is mapped to PCI Device 1. - The port may negotiate down to narrower widths. - Support for x16/x8/x4/x1 widths for a single PCI Express mode. - 2.5 GT/s and 5.0 GT/s PCI Express frequencies are supported. - Hierarchical PCI-compliant configuration mechanism for downstream devices. - Traditional PCI style traffic (asynchronous snooped, PCI ordering). - PCI Express extended configuration space. The first 256 bytes of configuration space aliases directly to the PCI Compatibility configuration space. The remaining portion of the fixed 4-KB block of memory-mapped space above that (starting at 100h) is known as extended configuration space. - PCI Express Enhanced Access Mechanism. Accessing the device configuration space in a flat memory mapped fashion. - Automatic discovery, negotiation, and training of link out of reset. - Traditional AGP style traffic (asynchronous non-snooped, PCI-X\* Relaxed ordering). - Peer segment destination posted write traffic (no peer-to-peer read traffic) in Virtual Channel 0: - DMI -> PCI Express Port 0 - 64-bit downstream address format, but the processor never generates an address above 64 GB (Bits 63:36 will always be zeros). - 64-bit upstream address format, but the processor responds to upstream read transactions to addresses above 64 GB (addresses where any of Bits 63:36 are nonzero) with an Unsupported Request response. Upstream write transactions to addresses above 64 GB will be dropped. - Re-issues Configuration cycles that have been previously completed with the Configuration Retry status. - PCI Express reference clock is 100-MHz differential clock. - Power Management Event (PME) functions. - Static lane numbering reversal. Land CFG[3] should be pulled down if lane reversal is desired (refer to Table 6-5). - Dynamic frequency change capability (2.5 GT/s 5.0 GT/s) - · Dynamic width capability - Message Signaled Interrupt (MSI and MSI-X) messages - Polarity inversion ## 1.2.3 Direct Media Interface (DMI) - · Four lanes in each direction. - 2.5 GT/s point-to-point DMI interface to PCH is supported. - Raw bit-rate on the data pins of 2.5 GB/s, resulting in a real bandwidth per pair of 250 MB/s given the 8b/10b encoding used to transmit data across this interface. Does not account for packet overhead and link maintenance. - Maximum theoretical bandwidth on interface of 1 GB/s in each direction simultaneously, for an aggregate of 2 GB/s when DMI x4. - Shares 100-MHz PCI Express reference clock. - 64-bit downstream address format, but the processor never generates an address above 64 GB (Bits 63:36 will always be zeros). - 64-bit upstream address format, but the processor responds to upstream read transactions to addresses above 64 GB (addresses where any of Bits 63:36 are nonzero) with an Unsupported Request response. Upstream write transactions to addresses above 64 GB will be dropped. - Supports the following traffic types to or from the PCH - DMI -> DRAM - DMI -> processor core (Virtual Legacy Wires (VLWs), Resetwarn, or MSIs only) - Processor core -> DMI - APIC and MSI interrupt messaging support - Message Signaled Interrupt (MSI and MSI-X) messages - Downstream SMI, SCI, and SERR error indication - Legacy support for ISA regime protocol (PHOLD/PHOLDA) required for parallel port DMA, floppy drive, and LPC bus masters - DC coupling no capacitors between the processor and the PCH - · Polarity inversion - PCH end-to-end lane reversal across the link - Supports Half Swing "low-power/low-voltage" and Full Swing "high-power/high-voltage" modes ## 1.2.4 Platform Environment Control Interface (PECI) The PECI is a one-wire interface that provides a communication channel between processor and a PECI master, usually the PCH. ## 1.2.5 Intel<sup>®</sup> HD Graphics Features of the integrated graphics controller include: - Render C-state (RC6) - Intel<sup>®</sup> Dynamic Video Memory Technology support - Intel<sup>®</sup> Clear Video Technology - MPEG2 Hardware Acceleration - WMV9/VC1 Hardware Acceleration - AVC Hardware Acceleration - ProcAmp - Advanced Pixel Adaptive De-interlacing - Sharpness Enhancement - De-noise Filter - High Quality Scaling - Film Mode Detection (3:2 pull-down) and Correction - Intel<sup>®</sup> TV Wizard - 12 Execution Units (EUs) ## 1.2.6 Intel<sup>®</sup> Flexible Display Interface (Intel<sup>®</sup> FDI) - Carries display traffic from the integrated graphics in the processor to the legacy display connectors in the PCH. - · Based on Display Port standard - · Two independent links—one for each display pipe - · Four unidirectional downstream differential transmitter pairs - Scalable down to 3X, 2X, or 1X based on actual display bandwidth requirements - Fixed frequency 2.7 GT/s data rate - Two sideband signals for Display synchronization: - FDI\_FSYNC and FDI\_LSYNC (Frame and Line Synchronization) - · One Interrupt signal used for various interrupts from the PCH - FDI\_INT signal shared by both Intel FDI Links - · PCH supports end-to-end lane reversal across both links # 1.3 Power Management Support #### 1.3.1 Processor Core - Full support of ACPI C-states as implemented by the following processor C-states: C0, C1, C1E, C3, C6 - Enhanced Intel SpeedStep<sup>®</sup> Technology ## 1.3.2 **System** - Desktop Intel 5 Series Chipset platforms support: S0, S1, S3, S4, S5 - Workstation Intel 3400 Series Chipset platforms support: S0, S1, S3, S4, and S5 ## 1.3.3 Memory Controller - Conditional self-refresh (Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM)) - · Dynamic power-down ## 1.3.4 PCI Express\* · LOs and L1 ASPM power management capability. ## 1.4 Thermal Management Support - · Digital Thermal Sensor - Intel<sup>®</sup> Adaptive Thermal Monitor - THERMTRIP# and PROCHOT# support - · On-Demand Mode - Memory Thermal Throttling - · External Thermal Sensor - · Render Thermal Throttling - · Fan Speed Control with DTS ## 1.5 Package • The processor socket type is noted as LGA 1156. The package is a 37.5 x 37.5 mm Flip Chip Land Grid Array (FCLGA 1156). ## 1.6 Terminology | Term | Description | |------|-----------------------------------------------------------| | BLT | Block Level Transfer | | CRT | Cathode Ray Tube | | DDR3 | Third generation Double Data Rate SDRAM memory technology | | DP | Display Port* | | Term | Description | |-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DMA | Direct Memory Access | | DMI | Direct Media Interface | | DTS | Digital Thermal Sensor | | ECC | Error Correction Code | | Enhanced Intel<br>SpeedStep <sup>®</sup> Technology | Technology that provides power management capabilities. | | Execute Disable Bit | The Execute Disable bit allows memory to be marked as executable or non-executable, when combined with a supporting operating system. If code attempts to run in non-executable memory, the processor raises an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer overrun vulnerabilities and can, thus, help improve the overall security of the system. See the Intel® 64 and IA-32 Architectures Software Developer's Manuals for more detailed information. | | EU | Execution Unit | | FCLGA | Flip Chip Land Grid Array | | (G)MCH | Legacy component – Graphics Memory Controller Hub. Platforms using LGA 1156 processors do not use a (G)MCH component. | | ICH | The legacy I/O Controller Hub component that contains the main PCI interface, LPC interface, USB2, Serial ATA, and other I/O functions. It communicates with the legacy (G)MCH over a proprietary interconnect called DMI. Platforms using LGA 1156 processors do not use an ICH component. | | IMC | Integrated Memory Controller | | Intel <sup>®</sup> 64 Technology | 64-bit memory extensions to the IA-32 architecture. | | Intel <sup>®</sup> FDI | Intel® Flexible Display Interface. | | Intel <sup>®</sup> Hyper-Threading<br>Technology | The processor supports Intel® Hyper-Threading Technology (Intel® HT Technology) that allows an execution core to function as two logical processors. | | Intel <sup>®</sup> Turbo Boost<br>Technology | Intel <sup>®</sup> Turbo Boost Technology is a feature that allows the processor core to opportunistically and automatically run faster than its rated operating frequency if it is operating below power, temperature, and current limits. | | Intel <sup>®</sup> TXT | Intel <sup>®</sup> Trusted Execution Technology | | Intel <sup>®</sup> VT-d | Intel® Virtualization Technology (Intel® VT) for Directed I/O. Intel VT-d is a hardware assist, under system software (Virtual Machine Manager or OS) control, for enabling I/O device virtualization. VT-d also brings robust security by providing protection from errant DMAs by using DMA remapping, a key feature of Intel VT-d. | | Intel <sup>®</sup> Virtualization<br>Technology | Processor virtualization which when used in conjunction with Virtual Machine Monitor software enables multiple, robust independent software environments inside a single platform. | | ITPM | Integrated Trusted Platform Module | | IOV | I/O Virtualization | | LCD | Liquid Crystal Display | | LVDS | Low Voltage Differential Signaling. A high speed, low power data transmission standard used for display connections to LCD panels. | | MCP | Multi-Chip Package | | NCTF | Non-Critical to Function: NCTF locations are typically redundant ground or non-critical reserved, so the loss of the solder joint continuity at end of life conditions will not affect the overall product functionality. | | РСН | Platform Controller Hub. The new, 2009 chipset with centralized platform capabilities including the main I/O interfaces along with display connectivity, audio features, power management, manageability, security and storage features. | | PECI | Platform Environment Control Interface | | PEG | PCI Express* Graphics. External Graphics using PCI Express Architecture. A high-<br>speed serial interface whose configuration is software compatible with the existing<br>PCI specifications. | | Processor | The 64-bit multi-core component (package) | | Term | Description | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Processor Core | The term "processor core" refers to Si die itself which can contain multiple execution cores. Each execution core has an instruction cache, data cache, and 256-KB L2 cache. All execution cores share the L3 cache. | | | Rank A unit of DRAM corresponding to four to eight devices in parallel, ignoring the services are usually, but not always, mounted on a single side of side of a single side of a single side of a single side of a single side of a single side of a si | | | | SCI | System Control Interrupt. Used in ACPI protocol. | | | Storage Conditions | A non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor landings should not be connected to any supply voltages, have any I/Os biased or receive any clocks. Upon exposure to "free air" (that is, unsealed packaging or a device removed from packaging material), the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. | | | TAC | Thermal Averaging Constant | | | TDP | Thermal Design Power | | | TLP | Transaction Layer Packet | | | TOM | Top of Memory | | | TTM | Time-To-Market | | | V <sub>CC</sub> | Processor core power rail | | | V <sub>SS</sub> | Processor ground | | | V <sub>AXG</sub> | Graphics core power supply | | | V <sub>TT</sub> | L3 shared cache, memory controller, and processor I/O power rail | | | V <sub>DDQ</sub> | DDR3 power rail | | | VLD | Variable Length Decoding | | | x1 | Refers to a Link or Port with one Physical Lane | | | x4 | Refers to a Link or Port with four Physical Lanes | | | x8 | Refers to a Link or Port with eight Physical Lanes | | | x16 | Refers to a Link or Port with sixteen Physical Lanes | | ## 1.7 Related Documents Refer to the following documents for additional information. ## **Table 1-1. Related Documents** | Document | Document Number / Location | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Voltage Regulator-Down (VRD) 11.1 Design Guidelines | http://download.intel.com/design<br>/processor/designex/322172.pdf | | Intel <sup>®</sup> Core <sup>™</sup> i5-600, i3-500 Desktop Processor Series and Intel <sup>®</sup> Pentium <sup>®</sup> Desktop Processor 6000 Series Datasheet, Volume 2 | http://download.intel.com/design<br>/processor/datashts/322910.pdf | | Intel <sup>®</sup> Core <sup>™</sup> i5-600, i3-500 Desktop Processor Series and Intel <sup>®</sup> Pentium <sup>®</sup> Desktop Processor 6000 Series Specification Update | http://download.intel.com/design<br>/processor/specupdt/322911.pdf | | Intel <sup>®</sup> Core™ i5-600, i3-500 Desktop Processor Series and Intel <sup>®</sup> Pentium <sup>®</sup> Desktop Processor 6000 Series and LGA1156 Socket Thermal and Mechanical Specificaitons and Design Guidelines | http://download.intel.com/design<br>/processor/designex/322912.pdf | | Intel <sup>®</sup> 5 Series Chipset and Intel <sup>®</sup> 3400 Series Chipset Datasheet | www.intel.com/Assets/PDF/datas<br>heet/322169 | | Intel <sup>®</sup> 5 Series Chipset and Intel <sup>®</sup> 3400 Series Chipset Thermal and Mechanical Specifications and Design Guidelines | www.intel.com/Assets/PDF/desig<br>nguide/322171.pdf | | Advanced Configuration and Power Interface Specification 3.0 | http://www.acpi.info/ | | PCI Local Bus Specification 3.0 | http://www.pcisig.com/specifications | | PCI Express Base Specification, Revision 2.0 | http://www.pcisig.com | | DDR3 SDRAM Specification | http://www.jedec.org | | Display Port Specification | http://www.vesa.org | | Intel® 64 and IA-32 Architectures Software Developer's Manuals | | | Volume 1: Basic Architecture | | | Volume 2A: Instruction Set Reference, A-M | http://www.intel.com/products/pr | | Volume 2B: Instruction Set Reference, N-Z | ocessor/manuals/ | | Volume 3A: System Programming Guide | | | Volume 3B: System Programming Guide | | # 2 Interfaces This chapter describes the interfaces supported by the processor. ## 2.1 System Memory Interface ## 2.1.1 System Memory Technology Supported The Integrated Memory Controller (IMC) supports DDR3 protocols with two independent, 64-bit wide channels each accessing one or two DIMMs. The type of memory supported by the processor is dependent on the Intel 5 Series Chipset SKU in the target platform: - Desktop Intel 5 series Chipset platforms support non-ECC unbuffered DIMMs only and do not support any memory configuration that mixes non-ECC with ECC unbuffered DIMMs. - Server and Workstation Intel 3400 Series Chipset platforms support ECC unbuffered DIMMs. Workstation Intel 3400 Series Chipset platforms also support non-ECC unbuffered DIMMs. Workstation Intel 3400 Series Chipset platforms do not support any memory configuration that mixes non-ECC with ECC unbuffered DIMMs. The IMC supports a maximum of two DDR3 DIMMs per channel; thus, allowing up to four device ranks per channel. - DDR3 Data Transfer Rates - 1066 MT/s (PC3-8500) and 1333 MT/s (PC3-10600) - Desktop Intel 5 Series Chipset platform DDR3 DIMM Modules - Raw Card A—Single Rank x8 unbuffered non-ECC - Raw Card B—Dual Ranked x8 unbuffered non-ECC - Raw Card C—Single Rank x16 unbuffered non-ECC - Server Intel 3400 Series Chipset platform DDR3 DIMM Modules - Raw Card D—Single Rank x8 unbuffered ECC - Raw Card E—Dual Ranked x8 unbuffered ECC - Workstation Intel 3400 Series Chipset platform DDR3 DIMM Modules - Raw Card A—Single Rank x8 unbuffered non-ECC - Raw Card B-Dual Ranked x8 unbuffered non-ECC - Raw Card C—Single Rank x16 unbuffered non-ECC - Raw Card D—Single Rank x8 unbuffered ECC - Raw Card E—Dual Ranked x8 unbuffered ECC - · DDR3 DRAM Device Technology - 1-Gb and 2-Gb DDR3 DRAM Device technologies and addressing are supported. **Table 2-1. Supported DIMM Module Configurations** | Raw<br>Card<br>Version | DIMM<br>Capacity | DRAM<br>Device<br>Technology | DRAM<br>Organization | # of<br>DRAM<br>Devices | # of<br>Physical<br>Device<br>Ranks | # of<br>Row/Col<br>Address<br>Bits | # of<br>Banks<br>Inside<br>DRAM | Page<br>Size | |---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|-------------------------|-------------------------------------|------------------------------------|---------------------------------|--------------| | Des | Desktop Intel 5 Series Chipset Platforms and Workstation Intel 3400 Series Chipset Platforms: Unbuffered/Non-ECC Supported DIMM Module Configurations | | | | | | | | | А | 1 GB | 1 Gb | 128 M X 8 | 8 | 1 | 14/10 | 8 | 8 K | | В | 2 GB | 1 Gb | 128 M X 8 | 16 | 2 | 14/10 | 8 | 8 K | | | 4 GB | 2 Gb | 256 M X 8 | 16 | 2 | 15/10 | 8 | 8 K | | С | 512 MB | 1 Gb | 64 M X 16 | 4 | 1 | 13/10 | 8 | 8 K | | Workstation Intel 3400 Series Chipset Platforms:<br>Unbuffered/ECC Supported DIMM Module Configurations | | | | | | | | | | D | 1 GB | 1 Gb | 128 M X 8 | 9 | 1 | 14/10 | 8 | 8 K | | Е | 2 GB | 1 Gb | 128 M X 8 | 18 | 2 | 14/10 | 8 | 8 K | | | 4 GB | 2 Gb | 256 M X 8 | 18 | 2 | 15/10 | 8 | 8 K | Note: DIMM module support is based on availability and is subject to change. #### 2.1.2 **System Memory Timing Support** The IMC supports the following DDR3 Speed Bin, CAS Write Latency (CWL), and command signal mode timings on the main memory interface: - t<sub>CL</sub> = CAS Latency - t<sub>RCD</sub> = Activate Command to READ or WRITE Command delay - t<sub>RP</sub> = PRECHARGE Command Period - CWL = CAS Write Latency - Command Signal modes = 1N indicates a new command may be issued every clock and 2N indicates a new command may be issued every 2 clocks. Command launch mode programming depends on the transfer rate and memory configuration. **DDR3 System Memory Timing Support Table 2-2.** | Transfer Rate (MT/s) | tCL<br>(tCK) | tRCD<br>(tCK) | tRP<br>(tCK) | CWL<br>(tCK) | Unbuffered<br>DIMM CMD<br>Mode | Notes | |----------------------|--------------|---------------|--------------|--------------|--------------------------------|-------| | 1066 | 7 | 7 | 7 | 6 | See Note 1, 2, 3 | 1 | | 1000 | 8 | 8 | 8 | | 300 Note 1, 2, 3 | ' | | 1333 | 9 | 9 | 9 | 7 | See Note 1, 2, 3 | 1 | | 1333 | 10 | 10 | 10 | , | See Note 1, 2, 3 | 1 | #### Note: - Two Un-buffered DIMM Memory Configurations = 2N Command Mode at 1067/1333 MHz One Un-buffered DIMM Memory Configurations = 1N Command Mode at 1067/1333 MHz - Both Channel A and B will run at same Command Mode based on the slowest mode enabled relative to the memory configurations populated in both channels. For example, if Channel A has both DIMM connectors populated (2N CMD Mode) and Channel B has only one DIMM connector populated (1N CMD Mode), then 2N CMD mode would be enabled for both channels. - 4. System Memory timing support is based on availability and is subject to change. ## 2.1.3 System Memory Organization Modes The IMC supports two memory organization modes, single-channel and dual-channel. Depending upon how the DIMM Modules are populated in each memory channel, a number of different configurations can exist. #### 2.1.3.1 Single-Channel Mode In this mode, all memory cycles are directed to a single-channel. Single-channel mode is used when either Channel A or Channel B DIMM connectors are populated in any order, but not both. ## 2.1.3.2 Dual-Channel Mode—Intel® Flex Memory Technology Mode The IMC supports Intel Flex Memory Technology mode. This mode combines the advantages of the Dual-Channel Symmetric (Interleaved) and Dual-Channel Asymmetric Modes. Memory is divided into a symmetric and a asymmetric zone. The symmetric zone starts at the lowest address in each channel and is contiguous until the asymmetric zone begins or until the top address of the channel with the smaller capacity is reached. In this mode, the system runs with one zone of dual-channel mode and one zone of single-channel mode, simultaneously, across the whole memory array. Figure 2-1. Intel® Flex Memory Technology Operation #### 2.1.3.2.1 Dual-Channel Symmetric Mode Dual-Channel Symmetric mode, also known as interleaved mode, provides maximum performance on real world applications. Addresses are ping-ponged between the channels after each cache line (64-byte boundary). If there are two requests, and the second request is to an address on the opposite channel from the first, that request can be sent before data from the first request has returned. If two consecutive cache lines are requested, both may be retrieved simultaneously, since they are ensured to be on opposite channels. Use Dual-Channel Symmetric mode when both Channel A and Channel B DIMM connectors are populated in any order, with the total amount of memory in each channel being the same. When both channels are populated with the same memory capacity and the boundary between the dual channel zone and the single channel zone is the top of memory, IMC operates completely in Dual-Channel Symmetric mode. **Note:** The DRAM device technology and width may vary from one channel to the other. ## 2.1.3.2.2 **Dual-Channel Asymmetric Mode** This mode trades performance for system design flexibility. Unlike the previous mode, addresses start at the bottom of Channel A and stay there until the end of the highest rank in Channel A, and then addresses continue from the bottom of Channel B to the top. Real world applications are unlikely to make requests that alternate between addresses that sit on opposite channels with this memory organization, so in most cases, bandwidth is limited to a single channel. This mode is used when Intel Flex Memory Technology is disabled and both Channel A and Channel B DIMM connectors are populated in any order with the total amount of memory in each channel being different. Figure 2-2. Dual-Channel Symmetric (Interleaved) and Dual-Channel Asymmetric Modes ## 2.1.4 Rules for Populating Memory Slots In all modes, the frequency of system memory is the lowest frequency of all memory modules placed in the system, as determined through the SPD registers on the memory modules. The system memory controller supports one or two DIMM connectors per channel. For dual-channel modes both channels must have at least one DIMM connector populated and for single-channel mode only a single-channel may have one or both DIMM connectors populated. Note: DIMMO must always be populated within any memory configuration. DIMMO is the furthest DIMM within a channel and is identified by the CS#[1:0], ODT[1:0], and CKE[1:0] signals. # 2.1.5 Technology Enhancements of Intel<sup>®</sup> Fast Memory Access (Intel<sup>®</sup> FMA) The following sections describe the Just-in-Time Scheduling, Command Overlap, and Out-of-Order Scheduling Intel FMA technology enhancements. ### 2.1.5.1 Just-in-Time Command Scheduling The memory controller has an advanced command scheduler where all pending requests are examined simultaneously to determine the most efficient request to be issued next. The most efficient request is picked from all pending requests and issued to system memory Just-in-Time to make optimal use of Command Overlapping. Thus, instead of having all memory access requests go individually through an arbitration mechanism forcing requests to be executed one at a time, they can be started without interfering with the current request allowing for concurrent issuing of requests. This allows for optimized bandwidth and reduced latency while maintaining appropriate command spacing to meet system memory protocol. #### 2.1.5.2 Command Overlap Command Overlap allows the insertion of the DRAM commands between the Activate, Precharge, and Read/Write commands normally used, as long as the inserted commands do not affect the currently executing command. Multiple commands can be issued in an overlapping manner, increasing the efficiency of system memory protocol. ## 2.1.5.3 Out-of-Order Scheduling While leveraging the Just-in-Time Scheduling and Command Overlap enhancements, the IMC continuously monitors pending requests to system memory for the best use of bandwidth and reduction of latency. If there are multiple requests to the same open page, these requests would be launched in a back to back manner to make optimum use of the open memory page. This ability to reorder requests on the fly allows the IMC to further reduce latency and increase bandwidth efficiency. ## 2.1.6 System Memory Pre-Charge Power Down Support Details The IMC supports and enables the following DDR3 DRAM Device pre-charge power down DLL controls during a pre-charge power down. - Slow Exit is where the DRAM device DLL is disabled after entering pre-charge power down - Fast Exit is where the DRAM device DLLs are maintained after entering pre-charge power down #### Table 2-3. System Memory Pre-Charge Power Down Support | DIMM per Channel<br>Configuration | DIMM Type | Precharge Power Down<br>Slow/Fast Exit | | | |-----------------------------------|-----------------|----------------------------------------|--|--| | One | Unbuffered DIMM | Fast Exit | | | | Two | Unbuffered DIMM | Fast Exit | | | ## 2.2 PCI Express\* Interface This section describes the PCI Express interface capabilities of the processor. See the *PCI Express Base Specification* for details of PCI Express. The number of PCI Express controllers available is dependent on the platform: - Processor with desktop Intel 5 Series Chipset: 1 x 16 PCI Express Graphics is supported. - Processor with Intel 5 Series Chipset P55 and P57 SKUs: 2 x 8 PCI Express Graphics is supported. - Processor with workstation Intel 3400 Series Chipset: 1 x 16 PCI Express Graphics or 2 x 8 PCI Express is supported (1 x8 primary port for graphics or I/O; 1 x 8 secondary port for I/O only). It defines the PCI Express port that is used as the external graphics attach. The port may also be referred to as PEG (or PEG0) and PCI Express Graphics Port. ## 2.2.1 PCI Express\* Architecture Compatibility with the PCI addressing model is maintained to ensure that all existing applications and drivers operate unchanged. The PCI Express configuration uses standard mechanisms as defined in the PCI Plugand-Play specification. The initial recovered clock speed of 1.25 GHz results in 2.5 Gb/s/direction which provides a 250-MB/s communications channel in each direction (500 MB/s total). That is close to twice the data rate of classic PCI. The fact that 8b/10b encoding is used accounts for the 250 MB/s where quick calculations would imply 300 MB/s. The PCI Express ports support 5.0 GT/s speed as well. Operating at 5.0 GT/s results in twice as much bandwidth per lane as compared to 2.5 GT/s operation. The PCI Express architecture is specified in three layers: Transaction Layer, Data Link Layer, and Physical Layer. The partitioning in the component is not necessarily along these same boundaries. Refer to Figure 2-3 for the PCI Express Layering Diagram. Figure 2-3. PCI Express\* Layering Diagram PCI Express uses packets to communicate information between components. Packets are formed in the Transaction and Data Link Layers to carry the information from the transmitting component to the receiving component. As the transmitted packets flow through the other layers, they are extended with additional information necessary to handle packets at those layers. At the receiving side the reverse process occurs and packets get transformed from their Physical Layer representation to the Data Link Layer representation and finally (for Transaction Layer Packets) to the form that can be processed by the Transaction Layer of the receiving device. Figure 2-4. Packet Flow through the Layers #### 2.2.1.1 Transaction Layer The upper layer of the PCI Express architecture is the Transaction Layer. The Transaction Layer's primary responsibility is the assembly and disassembly of Transaction Layer Packets (TLPs). TLPs are used to communicate transactions, such as read and write, as well as certain types of events. The Transaction Layer also manages flow control of TLPs. #### 2.2.1.2 Data Link Layer The middle layer in the PCI Express stack, the Data Link Layer, serves as an intermediate stage between the Transaction Layer and the Physical Layer. Responsibilities of the Data Link Layer include link management, error detection, and error correction. The transmission side of the Data Link Layer accepts TLPs assembled by the Transaction Layer, calculates and applies data protection code and TLP sequence number, and submits them to the Physical Layer for transmission across the Link. The receiving Data Link Layer is responsible for checking the integrity of received TLPs and for submitting them to the Transaction Layer for further processing. On detection of TLP error(s), this layer is responsible for requesting retransmission of TLPs until information is correctly received, or the Link is determined to have failed. The Data Link Layer also generates and consumes packets that are used for Link management functions. ## 2.2.1.3 Physical Layer The Physical Layer includes all circuitry for interface operation, including driver and input buffers, parallel-to-serial and serial-to-parallel conversion, PLL(s), and impedance matching circuitry. It also includes logical functions related to interface initialization and maintenance. The Physical Layer exchanges data with the Data Link Layer in an implementation-specific format, and is responsible for converting this to an appropriate serialized format and transmitting it across the PCI Express Link at a frequency and width compatible with the remote device. ## 2.2.2 PCI Express\* Configuration Mechanism The PCI Express (external graphics) link is mapped through a PCI-to-PCI bridge structure. Figure 2-5. PCI Express Related Register Structures in the Processor PCI Express extends the configuration space to 4096 bytes per-device/function, as compared to 256 bytes allowed by the Conventional PCI Specification. PCI Express configuration space is divided into a PCI-compatible region (consisting of the first 256 B of a logical device's configuration space) and an extended PCI Express region (consisting of the remaining configuration space). The PCI-compatible region can be accessed using either the mechanisms defined in the PCI specification or using the enhanced PCI Express configuration access mechanism described in the PCI Express Enhanced Configuration Mechanism section. The PCI Express Host Bridge is required to translate the memory-mapped PCI Express configuration space accesses from the host processor to PCI Express configuration cycles. To maintain compatibility with PCI configuration addressing mechanisms, it is recommended that system software access the enhanced configuration space using 32-bit operations (32-bit aligned) only. See the *PCI Express Base Specification* for details of both the PCI-compatible and PCI Express Enhanced configuration mechanisms and transaction rules. ## 2.2.3 PCI Express Port The PCI Express interface on the processor is a single, 16-lane (x16) port that can also be configured at narrower widths. Refer to Table 6-5 for the supported PCI Express configurations. The PCI Express port is being designed to be compliant with the PCI Express Base Specification, Revision 2.0. ## 2.3 Direct Media Interface (DMI) DMI connects the processor and the PCH chip-to-chip. The DMI is similar to a four-lane PCI Express supporting up to 1 GB/s of bandwidth in each direction. **Note:** Only DMI x4 configuration is supported. ## 2.3.1 DMI Error Flow DMI can only generate SERR in response to errors—never SCI, SMI, MSI, PCI INT, or GPE. Any DMI related SERR activity is associated with Device 0. ## 2.3.2 Processor/PCH Compatibility Assumptions The processor is compatible with the PCH and is not compatible with any previous (G)MCH or ICH products. ## 2.3.3 DMI Link Down The DMI link going down is a fatal, unrecoverable error. If the DMI data link goes to data link down, after the link was up, then the DMI link hangs the system by not allowing the link to retrain to prevent data corruption. This is controlled by the PCH. Downstream transactions that had been successfully transmitted across the link prior to the link going down may be processed as normal. No completions from downstream, non-posted transactions are returned upstream over the DMI link after a link down event. ## 2.4 Integrated Graphics This section details the processor integrated graphics 2D, 3D, and video pipeline and their respective capabilities. The integrated graphics is powered by a next generation graphics core and supports twelve, fully-programmable execution cores. Full-precision, floating-point operations are supported to enhance the visual experience of compute-intensive applications. The integrated graphics contains several types of components; the graphics engines, planes, pipes, port and the Intel FDI. The integrated graphics has a 3D/2D Instruction Processing unit to control the 3D and 2D engines respectively. The integrated graphics 3D and 2D engines are fed with data through the IMC. The outputs of the graphics engine are surfaces sent to memory, which are then retrieved and processed by the planes. The surfaces are then blended in the pipes and the display timings are transitioned from display core clock to the pixel (dot) clock. Plane A Video Engine Sprite A Pipe A 2D Engine Cursor A Alpha Blend/ Memory Gamma/ VGA Intel® 3D Engine Panel Fitter Vertex Fetch/Vertex Plane B Geometry Shader Pipe B Sprite B Clipper Strip & Fan/Setup Cursor B Windower/17 Figure 2-6. Processor Graphic Processing Unit Block Diagram ## 2.4.1 3D and Video Engines for Graphics Processing The 3D graphics pipeline architecture simultaneously operates on different primitives or on different portions of the same primitive. All the cores are fully programmable, increasing the versatility of the 3D Engine. The 3D engine provides the following performance and power-management enhancements: - Execution units (EU) increased to 12 from the previous 10 EUs - Includes Hierarchal-Z - Includes Video quality enhancements #### 2.4.1.1 3D Engine Execution Units (EUs) - Support 12 EUs. The EUs perform 128-bit wide execution per clock. - Support SIMD8 instructions for vertex processing and SIMD16 instructions for pixel processing. #### 2.4.1.2 3D Pipeline #### 2.4.1.2.1 Vertex Fetch (VF) Stage The VF stage executes 3DPRIMITIVE commands. Some enhancements have been included to better support legacy D3D APIs as well as SGI OpenGL\*. #### 2.4.1.2.2 Vertex Shader (VS) Stage The VS stage performs shading of vertices output by the VF function. The VS unit produces an output vertex reference for every input vertex reference received from the VF unit, in the order received. #### 2.4.1.2.3 Geometry Shader (GS) Stage The GS stage receives inputs from the VS stage. Compiled application-provided GS programs, specifying an algorithm to convert the vertices of an input object into some output primitives. For example, a GS shader may convert lines of a line strip into polygons representing a corresponding segment of a blade of grass centered on the line. Or it could use adjacency information to detect silhouette edges of triangles and output polygons extruding out from the edges. #### 2.4.1.2.4 Clip Stage The Clip stage performs general processing on incoming 3D objects. However, it also includes specialized logic to perform a Clip Test function on incoming objects. The Clip Test optimizes generalized 3D Clipping. The Clip unit examines the position of incoming vertices, and accepts/rejects 3D objects based on its Clip algorithm. #### 2.4.1.2.5 Strips and Fans (SF) Stage The SF stage performs setup operations required to rasterize 3D objects. The outputs from the SF stage to the Windower stage contain implementation-specific information required for the rasterization of objects and also supports clipping of primitives to some extent. #### 2.4.1.2.6 Windower/IZ (WIZ) Stage The WIZ unit performs an early depth test, which removes failing pixels and eliminates unnecessary processing overhead. The Windower uses the parameters provided by the SF unit in the object-specific rasterization algorithms. The WIZ unit rasterizes objects into the corresponding set of pixels. The Windower is also capable of performing dithering, whereby the illusion of a higher resolution when using low-bpp channels in color buffers is possible. Color dithering diffuses the sharp color bands seen on smooth-shaded objects. #### 2.4.1.3 Video Engine The Video Engine handles the non-3D (media/video) applications. It includes support for VLD and MPEG2 decode in hardware. #### 2.4.1.4 2D Engine The 2D Engine contains BLT (Block Level Transfer) functionality and an extensive set of 2D instructions. To take advantage of the 3D during engine's functionality, some BLT functions make use of the 3D renderer. ## 2.4.1.4.1 Integrated Graphics VGA Registers The 2D registers consists of original VGA registers and others to support graphics modes that have color depths, resolutions, and hardware acceleration features that go beyond the original VGA standard. #### 2.4.1.4.2 Logical 128-Bit Fixed BLT and 256 Fill Engine This BLT engine accelerates the GUI of Microsoft Windows\* operating systems. The 128-bit, integrated graphics BLT engine provides hardware acceleration of block transfers of pixel data for many common Windows operations. The BLT engine can be used for the following: - · Move rectangular blocks of data between memory locations - · Data alignment - · To perform logical operations (raster ops) The rectangular block of data does not change, as it is transferred between memory locations. The allowable memory transfers are between—cacheable system memory and frame buffer memory, frame buffer memory and frame buffer memory, and within system memory. Data to be transferred can consist of regions of memory, patterns, or solid color fills. A pattern is always 8 x 8 pixels wide and may be 8, 16, or 32 bits per pixel. The BLT engine expands monochrome data into a color depth of 8, 16, or 32 bits. BLTs can be either opaque or transparent. Opaque transfers move the data specified to the destination. Transparent transfers compare destination color to source color and write according to the mode of transparency selected. Data is horizontally and vertically aligned at the destination. If the destination for the BLT overlaps with the source memory location, the BLT engine specifies which area in memory to begin the BLT transfer. Hardware is included for all 256 raster operations (source, pattern, and destination) defined by Microsoft, including transparent BLT. The BLT engine has instructions to invoke BLT and stretch BLT operations, permitting software to set up instruction buffers and use batch processing. The BLT engine can perform hardware clipping during BLTs. ## 2.4.2 Integrated Graphics Display The Graphics Processing Unit's display pipe can be broken down into three components: - Display Planes - · Display Pipes - · DisplayPort and Intel FDI Figure 2-7. Processor Display Block Diagram #### 2.4.2.1 Display Planes A display plane is a single displayed surface in memory and contains one image (desktop, cursor, overlay). It is the portion of the display hardware logic that defines the format and location of a rectangular region of memory that can be displayed on display output device and delivers that data to a display pipe. This is clocked by the Core Display clock. #### 2.4.2.1.1 Planes A and B Planes A and B are the main display planes and are associated with Pipes A and B respectively. The two display pipes are independent, allowing for support of two independent display streams. They are both double-buffered, which minimizes latency and improves visual quality. #### 2.4.2.1.2 Sprite A and B Sprite A and Sprite B are planes optimized for video decode, and are associated with Planes A and B respectively. Sprite A and B are also double-buffered. #### 2.4.2.1.3 Cursors A and B Cursors A and B are small, fixed-sized planes dedicated for mouse cursor acceleration, and are associated with Planes A and B respectively. These planes support resolutions up to 256 x 256 each. #### 2.4.2.1.4 VGA VGA is used for boot, safe mode, legacy games, and so forth This mode can be changed by an application without OS/driver notification, due to legacy requirements. #### 2.4.2.2 Display Pipes The display pipe blends and synchronizes pixel data received from one or more display planes and adds the timing of the display output device upon which the image is displayed. This is clocked by the Display Reference clock inputs. The display pipes A and B operate independently of each other at the rate of 1 pixel per clock. They can attach to any of the display ports. Each pipe sends display data to the PCH over the Intel Flexible Display Interface (Intel FDI). ### 2.4.2.3 Display Ports The display ports consist of output logic and pins that transmit the display data to the associated encoding logic and send the data to the display device (that is, LVDS, HDMI, DVI, SDVO, and so forth). All display interfaces connecting external displays are now repartitioned and driven from the PCH. ## 2.4.3 Intel<sup>®</sup> Flexible Display Interface The Intel Flexible Display Interface (Intel FDI) is a proprietary link for carrying display traffic from the integrated graphics to the PCH display I/Os. Intel FDI supports two independent channels—one for pipe A and one for pipe B. - Each channel has four transmit (Tx) differential pairs used for transporting pixel and framing data from the display engine. - Each channel has one single-ended LineSync and one FrameSync input (1-V CMOS signaling). - One display interrupt line input (1-V CMOS signaling). - Intel FDI may dynamically scalable down to 2X or 1X based on actual display bandwidth requirements. - Common 100-MHz reference clock is sent to both processor and PCH. - Each channel transports at a rate of 2.7 Gbps. - Intel 5 series Chipset supports end-to-end lane reversal across both channels (no reversal support required in the processor). ## 2.5 Platform Environment Control Interface (PECI) The PECI is a one-wire interface that provides a communication channel between processor and a PECI master, usually the PCH. The processor implements a PECI interface to: - Allow communication of processor thermal and other information to the PECI master. - Read averaged Digital Thermal Sensor (DTS) values for fan speed control. ## 2.6 Interface Clocking ## 2.6.1 Internal Clocking Requirements ## **Table 2-4.** Processor Reference Clock Requirements | Reference Input Clocks | Input Frequency | Associated PLL | |------------------------|-----------------|---------------------------| | BCLK[0]/BCLK#[0] | 133 MHz | Processor/Memory | | PEG_CLK/PEG_CLK# | 100 MHz | PCI Express/DMI/Intel FDI | § § #### Interfaces # 3 Technologies ## 3.1 Intel<sup>®</sup> Virtualization Technology Intel Virtualization Technology (Intel VT) makes a single system appear as multiple independent systems to software. This allows multiple, independent operating systems to run simultaneously on a single system. Intel VT comprises technology components to support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel Virtualization Technology (Intel VT-x) added hardware support in the processor to improve the virtualization performance and robustness. Intel Virtualization Technology for Directed I/O (Intel VT-d) adds chipset hardware implementation to support and improve I/O virtualization performance and robustness. Intel VT-x specifications and functional descriptions are included in the *Intel*<sup>®</sup> *64 and IA-32 Architectures Software Developer's Manual, Volume 3B* and is available at: http://www.intel.com/products/processor/manuals/index.htm. The Intel VT-d spec and other VT documents can be referenced at: http://www.intel.com/technology/virtualization/index.htm. ## 3.1.1 Intel® VT-x Objectives Intel VT-x provides hardware acceleration for virtualization of IA platforms. Virtual Machine Monitor (VMM) can use Intel VT-x features to provide improved reliable virtualized platforms. By using Intel VT-x, a VMM is: - Robust—VMMs no longer need to use paravirtualization or binary translation. This means that they will be able to run off-the-shelf OSs and applications without any special steps. - Enhanced—Intel VT enables VMMs to run 64-bit guest operating systems on IA x86 processors. - More reliable—Due to the hardware support, VMMs can now be smaller, less complex, and more efficient. This improves reliability and availability and reduces the potential for software conflicts. - More secure—The use of hardware transitions in the VMM strengthens the isolation of VMs and further prevents corruption of one VM from affecting others on the same system. ## 3.1.2 Intel® VT-x Features The processor core supports the following Intel VT-x features: - · Extended Page Tables (EPT) - EPT is hardware assisted page table virtualization - It eliminates VM exits from guest OS to the VMM for shadow page-table maintenance - · Virtual Processor IDs (VPID) - Ability to assign a VM ID to tag processor core hardware structures (such as TLBs) - This avoids flushes on VM transitions to give a lower-cost VM transition time and an overall reduction in virtualization overhead. - Guest Preemption Timer - Mechanism for a VMM to preempt the execution of a guest OS after an amount of time specified by the VMM. The VMM sets a timer value before entering a guest - The feature aids VMM developers in flexibility and Quality of Service (QoS) guarantees - · Descriptor-Table Exiting - Descriptor-table exiting allows a VMM to protect a guest OS from internal (malicious software based) attack by preventing relocation of key system data structures like IDT (interrupt descriptor table), GDT (global descriptor table), LDT (local descriptor table), and TSS (task segment selector). - A VMM using this feature can intercept (by a VM exit) attempts to relocate these data structures and prevent them from being tampered by malicious software. ## 3.1.3 Intel<sup>®</sup> VT-d Objectives The key Intel VT-d objectives are domain-based isolation and hardware-based virtualization. A domain can be abstractly defined as an isolated environment in a platform to which a subset of host physical memory is allocated. Virtualization allows for the creation of one or more partitions on a single system. This could be multiple partitions in the same operating system, or there can be multiple operating system instances running on the same system—offering benefits such as system consolidation, legacy migration, activity partitioning, or security. ## 3.1.4 Intel® VT-d Features The processor supports the following Intel VT-d features: - Memory controller and Integrated graphics comply with Intel<sup>®</sup> VT-d 1.0a specification - Three VT-d DMA remap engines - iGFX DMA remap engine - DMI (non-high definition audio)/PEG - DMI high definition audio - · 36-bit guest physical address and host physical address widths - · Support for 4K page sizes only - Support for register-based fault recording only (for single entry only) and support for MSI interrupts for faults - Support for fault collapsing based on Requester ID - · Support for both leaf and non-leaf caching - · Support for boot protection of default page table - Support for non-caching of invalid page table entries - Support for hardware based flushing of translated but pending writes and pending reads, on IOTLB invalidation - Support for page-selective IOTLB invalidation - MSI cycles (MemWr to address FEEx\_xxxxh) not translated - Translation faults result in cycle forwarding to VBIOS region (byte enables masked for writes) - Returned data may be bogus for internal agents, PEG/DMI interfaces return unsupported request status ## 3.1.5 Intel® VT-d Features Not Supported The following features are not supported by the processor with Intel VT-d: - · No support for PCISIG endpoint caching (ATS) - No support for interrupt remapping - · No support for queue-based invalidation interface - No support for Intel VT-d read prefetching/snarfing; that is, translations within a cacheline are not stored in an internal buffer for reuse for subsequent translations. - · No support for advance fault reporting - · No support for super pages - No support for 1 or 2 level page walks for isoch remap engine and 1, 2, or 3 level walks for non-isoch remap engine - No support for Intel VT-d translation bypass address range (such usage models need to be resolved with VMM help in setting up the page tables correctly) ## 3.2 Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) Intel Trusted Execution Technology (Intel TXT) defines platform-level enhancements that provide the building blocks for creating trusted platforms. The Intel TXT platform helps to provide the authenticity of the controlling environment such that those wishing to rely on the platform can make an appropriate trust decision. The Intel TXT platform determines the identity of the controlling environment by accurately measuring and verifying the controlling software. Another aspect of the trust decision is the ability of the platform to resist attempts to change the controlling environment. The Intel TXT platform will resist attempts by software processes to change the controlling environment or bypass the bounds set by the controlling environment. Intel TXT is a set of extensions designed to provide a measured and controlled launch of system software that will then establish a protected environment for itself and any additional software that it may execute. These extensions enhance two areas: - The launching of the Measured Launched Environment (MLE). - The protection of the MLE from potential corruption. The enhanced platform provides these launch and control interfaces using Safer Mode Extensions (SMX). The SMX interface includes the following functions: - · Measured/Verified launch of the MLE. - Mechanisms to ensure the above measurement is protected and stored in a secure location. - · Protection mechanisms that allow the MLE to control attempts to modify itself. # 3.3 Intel<sup>®</sup> Hyper-Threading Technology The processor supports Intel<sup>®</sup> Hyper-Threading Technology (Intel<sup>®</sup> HT Technology) that allows an execution core to function as two logical processors. While some execution resources such as caches, execution units, and buses are shared, each logical processor has its own architectural state with its own set of general-purpose registers and control registers. This feature must be enabled using the BIOS and requires operating system support. Intel recommends enabling Hyper-Threading Technology with Microsoft Windows Vista\*, Microsoft Windows\* XP Professional/Windows\* XP Home, and disabling Hyper-Threading Technology using the BIOS for all previous versions of Windows operating systems. For more information on Hyper-Threading Technology, see: http://www.intel.com/products/ht/hyperthreading\_more.htm. ## 3.4 Intel<sup>®</sup> Turbo Boost Technology Intel<sup>®</sup> Turbo Boost Technology is a feature that allows the processor core to opportunistically and automatically run faster than its rated operating frequency if it is operating below power, temperature, and current limits. Maximum frequency is dependent on the SKU and number of active cores. No special hardware support is necessary for Intel Turbo Boost Technology. BIOS and the operating system can enable or disable Intel Turbo Boost Technology. Note: Intel Turbo Boost Technology may not be available on all SKUs. Refer to the processor specification update for details. ### 3.5 New Instructions ### 3.5.1 Advanced Encryption Standard New Instructions (AESNI) A new set of Single Instruction Multiple Data (SIMD) instructions is introduced on the processor. These instructions enable fast and secure encryption and decryption using AES. The new architecture introduces six Intel SSE instructions. Four instructions, namely AESENC, AESENCLAST, AESDEC, and AESDELAST facilitate high performance AES encryption and decryption. The other two, namely AESIMC and AESKEYGENASSIST, support the AES key expansion procedure. Together, these instructions provide a full hardware for support AES, offering security, high performance, and a great deal of flexibility. ### 3.5.2 PCLMULQDQ Instruction A carry-less multiplication instruction, PCLMULQDQ, is also introduced on the processor. The PCLMULQDQ is a new Single Instruction Multiple Data (SIMD) instruction that computes the 128-bit carry-less multiplication of two, 64-bit operands without generating and propagating carries. Carry-less multiplication is an essential processing component of several cryptographic systems and standards. Hence, accelerating carryless multiplication can significantly contribute to achieving high-speed, secure computing and communication. § § # 4 Power Management This chapter provides information on the following power management topics: - ACPI States - Processor Core - IMC - PCI Express\* - Integrated Graphics ## 4.1 ACPI States Supported The ACPI states supported by the processor are described in this section. ### 4.1.1 System States | State | Description | |------------|-------------------------------------------------------------------------------------------| | G0/S0 | Full On | | G1/S3-Cold | Suspend-to-RAM (STR). Context saved to memory (S3-Hot is not supported by the processor). | | G1/S4 | Suspend-to-Disk (STD). All power lost (except wakeup on PCH). | | G2/S5 | Soft off. All power lost (except wakeup on PCH). Total reboot. | | G3 | Mechanical off. All power removed from system. | ## 4.1.2 Processor Core/Package Idle States ### Table 4-1. Processor Core/Package State Support | State | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------| | CO | Active mode, processor executing code. | | C1 | AutoHALT state. | | C1E | AutoHALT state with lowest frequency and voltage operating point. | | СЗ | Execution cores in C3 flush their L1 instruction cache, L1 data cache, and L2 cache to the L3 shared cache. Clocks are shut off to the core. | | C6 | Execution cores in this state save their architectural state before removing core voltage. | ## 4.1.3 Integrated Memory Controller States | State | Description | |-----------------------|------------------------------------------------------------------| | Power up | CKE asserted. Active mode. | | Pre-charge Power down | CKE de-asserted (not self-refresh) with all banks closed. | | Active Power down | CKE de-asserted (not self-refresh) with minimum one bank active. | | Self-Refresh | CKE de-asserted using device self-refresh. | ## 4.1.4 PCI Express\* Link States | State | Description | | |-------|-------------------------------------------------------------------|--| | LO | Full on – Active transfer state. | | | LOs | First Active Power Management low power state – Low exit latency. | | | L1 | Lowest Active Power Management - Longer exit latency. | | | L3 | Lowest power state (power-off) – Longest exit latency. | | ## 4.1.5 Integrated Graphics States | State | Description | | |---------|-------------------------|--| | D0 | Full on, display active | | | D3 Cold | power-off | | ### 4.1.6 Interface State Combinations ### Table 4-2. G, S, and C State Combinations | Global (G)<br>State | Sleep (S)<br>State | Processor<br>Core<br>(C) State | Processor<br>State | System Clocks | Description | |---------------------|--------------------|--------------------------------|--------------------|-----------------|-----------------| | G0 | S0 | CO | Full On | On | Full On | | G0 | S0 | C1/C1E | Auto-Halt | On | Auto-Halt | | G0 | S0 | С3 | Deep Sleep | On | Deep Sleep | | G0 | S0 | C6 | Deep Power<br>Down | On | Deep Power Down | | G1 | S3 | Power off | Power off | Off, except RTC | Suspend to RAM | | G1 | S4 | Power off | Power off | Off, except RTC | Suspend to Disk | | G2 | S5 | Power off | Power off | Off, except RTC | Soft Off | | G3 | NA | Power off | Power off | Power off | Hard off | ### Table 4-3. D, S, and C State Combination | Graphics Adapter<br>(D) State | Sleep (S) State | Package (C) State | Description | |-------------------------------|-----------------|-------------------|----------------------------------------------| | D0 | S0 | CO | Full On, Displaying | | D0 | S0 | C1/C1E | Auto-Halt, Displaying | | D0 | S0 | C3 | Deep sleep, Displaying | | D0 | S0 | C6 | Deep Power Down, Displaying | | D3 | S0 | Any | Not displaying | | D3 | S3 | N/A | Not displaying, Graphics Core is powered off | | D3 | S4 | N/A | Not displaying, suspend to disk | ## 4.2 Processor Core Power Management While executing code, Enhanced Intel SpeedStep Technology optimizes the processor's frequency and core voltage based on workload. Each frequency and voltage operating point is defined by ACPI as a P-state. When the processor is not executing code, it is idle. A low-power idle state is defined by ACPI as a C-state. In general, lower power C-states have longer entry and exit latencies. ## 4.2.1 Enhanced Intel® SpeedStep® Technology The following are the key features of Enhanced Intel SpeedStep Technology: - Multiple frequency and voltage points for optimal performance and power efficiency. These operating points are known as P-states. - Frequency selection is software controlled by writing to processor MSRs. The voltage is optimized based on the selected frequency and the number of active processor cores. - If the target frequency is higher than the current frequency, V<sub>CC</sub> is ramped up in steps to an optimized voltage. This voltage is signaled by the VID[7:0] pins to the voltage regulator. Once the voltage is established, the PLL locks on to the target frequency. - If the target frequency is lower than the current frequency, the PLL locks to the target frequency, then transitions to a lower voltage by signaling the target voltage on the VID[7:0] pins. - All active processor cores share the same frequency and voltage. In a multicore processor, the highest frequency P-state requested amongst all active cores is selected. - Software-requested transitions are accepted at any time. If a previous transition is in progress, the new transition is deferred until the previous transition is completed. - The processor controls voltage ramp rates internally to ensure glitch-free transitions. - Because there is low transition latency between P-states, a significant number of transitions per second are possible. ### 4.2.2 Low-Power Idle States When the processor is idle, low-power idle states (C-states) are used to save power. More power savings actions are taken for numerically higher C-states. However, higher C-states have longer exit and entry latencies. Resolution of C-states occur at the thread, processor core, and processor package level. Thread level C-states are available if Intel Hyper-Threading Technology is enabled. Figure 4-1. Idle Power Management Breakdown of the Processor Cores Entry and exit of the C-States at the thread and core level are shown in Figure 4-2. Figure 4-2. Thread and Core C-State Entry and Exit While individual threads can request low power C-states, power saving actions only take place once the core C-state is resolved. Core C-states are automatically resolved by the processor. For thread and core C-states, a transition to and from C0 is required before entering any other C-state. Table 4-4. Coordination of Thread Power States at the Core Level | Processor Core<br>C-State | | Thread 1 | | | | |---------------------------|----|----------|-----------------|-----------------|-----------------| | | | СО | C1 | C3 | C6 | | Thread 0 | СО | CO | СО | CO | СО | | | C1 | CO | C1 <sup>1</sup> | C1 <sup>1</sup> | C1 <sup>1</sup> | | | С3 | CO | C1 <sup>1</sup> | C3 | C3 | | | C6 | СО | C1 <sup>1</sup> | C3 | C6 | #### Note: ## 4.2.3 Requesting Low-Power Idle States The primary software interfaces for requesting low-power idle states are through the MWAIT instruction with sub-state hints and the HLT instruction (for C1 and C1E). However, software may make C-state requests using the legacy method of I/O reads from the ACPI-defined processor clock control registers, referred to as P\_LVLx. This method of requesting C-states provides legacy support for operating systems that initiate C-state transitions using I/O reads. For legacy operating systems, P\_LVLx I/O reads are converted within the processor to the equivalent MWAIT C-state request. Therefore, P\_LVLx reads do not directly result in I/O reads to the system. The feature, known as I/O MWAIT redirection, must be enabled in the BIOS. Note: The P\_LVLx I/O Monitor address needs to be set up before using the P\_LVLx I/O read interface. Each P-LVLx is mapped to the supported MWAIT(Cx) instruction as follows: Table 4-5. P\_LVLx to MWAIT Conversion | P_LVLx | MWAIT(Cx) | Notes | |--------|-----------|---------------------------| | P_LVL2 | MWAIT(C3) | | | P_LVL3 | MWAIT(C6) | C6. No sub-states allowed | The BIOS can write to the C-state range field of the PMG\_IO\_CAPTURE MSR to restrict the range of I/O addresses that are trapped and emulate MWAIT like functionality. Any P\_LVLx reads outside of this range does not cause an I/O redirection to MWAIT(Cx) like request. They fall through like a normal I/O instruction. Note: When P\_LVLx I/O instructions are used, MWAIT substates cannot be defined. The MWAIT substate is always zero if I/O MWAIT redirection is used. By default, P\_LVLx I/O redirections enable the MWAIT 'break on EFLAGS.IF' feature that triggers a wakeup on an interrupt, even if interrupts are masked by EFLAGS.IF. <sup>1.</sup> If enabled, the core C-state will be C1E if all active cores have also resolved to a core C1 state or higher. ### 4.2.4 Core C-states The following are general rules for all core C-states, unless specified otherwise: - A core C-State is determined by the lowest numerical thread state (such that, Thread 0 requests C1E while thread1 requests C3, resulting in a core C1E state). See Table 4-4. - · A core transitions to CO state when: - an interrupt occurs. - there is an access to the monitored address if the state was entered using an MWAIT instruction. - For core C1/C1E, and core C3, an interrupt directed toward a single thread wakes only that thread. However, since both threads are no longer at the same core Cstate, the core resolves to C0. - For core C6, an interrupt coming into either thread wakes both threads into C0 state. - Any interrupt coming into the processor package may wake any core. #### 4.2.4.1 Core CO State The normal operating state of a core where code is being executed. #### 4.2.4.2 Core C1/C1E State C1/C1E is a low power state entered when all threads within a core execute a HLT or MWAIT(C1/C1E) instruction. A System Management Interrupt (SMI) handler returns execution to either Normal state or the C1/C1E state. See the Intel<sup>®</sup> 64 and IA-32 Architecture Software Developer's Manual, Volume 3A/3B: System Programmer's Guide for more information. While a core is in C1/C1E state, it processes bus snoops and snoops from other threads. For more information on C1E, see Section 4.2.5.2. ### 4.2.4.3 Core C3 State Individual threads of a core can enter the C3 state by initiating a P\_LVL2 I/O read to the P\_BLK or an MWAIT(C3) instruction. A core in C3 state flushes the contents of its L1 instruction cache, L1 data cache, and L2 cache to the shared L3 cache, while maintaining its architectural state. All core clocks are stopped at this point. Because the core's caches are flushed, the processor does not wake any core that is in the C3 state when either a snoop is detected or when another core accesses cacheable memory. #### 4.2.4.4 Core C6 State Individual threads of a core can enter the C6 state by initiating a P\_LVL3 I/O read or an MWAIT(C6) instruction. Before entering core C6, the core saves its architectural state to a reserved L3 cache way. Once complete, a core will have its voltage reduced to zero volts. During exit, the core is powered on and its architectural state is restored. #### 4.2.4.5 C-State Auto-Demotion In general, deeper C-states, such as C6, have long latencies and have higher energy entry/exit costs. The resulting performance and energy penalties become significant when the entry/exit frequency of a deeper C-state is high. Therefore, incorrect or inefficient usage of deeper C-states may have a negative impact on power consumption. To increase residency and improve power consumption in deeper C-states, the processor supports C-state auto-demotion. There are two C-State auto-demotion options: - C6 to C3 - C6/C3 To C1 The decision to demote a core from C6 to C3 or C3/C6 to C1 is based on each core's residency history. Requests to deeper C-states are demoted to shallower C-states when the original request doesn't make sense from a performance or energy perspective. This feature is disabled by default. BIOS must enable it in the PMG\_CST\_CONFIG\_CONTROL register. The auto-demotion policy is also configured by this register. ### 4.2.5 Package C-States The processor supports C0, C1/C1E, C3, and C6 power states. The following is a summary of the general rules for package C-state entry. These apply to all package C-states unless specified otherwise: - A package C-state request is determined by the lowest numerical core C-state amongst all cores. - A package C-state is automatically resolved by the processor depending on the core idle power states and the status of the platform components. - Each core can be at a lower idle power state than the package if the platform does not grant the processor permission to enter a requested package C-state. - The platform may allow additional power savings to be realized in the processor. - For package C-states, the processor is not required to enter C0 before entering any other C-state. The processor exits a package C-state when a break event is detected. Depending on the type of break event, the processor does the following: - If a core break event is received, the target core is activated and the break event message is forwarded to the target core. - If the break event is not masked, the target core enters the core C0 state and the processor enters package C0. - If the break event is masked, the processor attempts to re-enter its previous package state. - If the break event was due to a memory access or snoop request. - But the platform did not request to keep the processor in a higher package Cstate, the package returns to its previous C-state. - And the platform requests a higher power C-state, the memory access or snoop request is serviced and the package remains in the higher power C-state. Table 4-6 shows an example package C-state resolution for a dual-core processor. Figure 4-3 summarizes package C-state transitions. Table 4-6. Coordination of Core Power States at the Package Level | Package C-State | | Core 1 | | | | |-----------------|-----------------|--------|-----------------|-----------------|-----------------| | Packag | je C-State | СО | C1 <sup>1</sup> | C3 | C6 | | | CO | CO | CO | CO | CO | | Core 0 | C1 <sup>1</sup> | CO | C1 <sup>1</sup> | C1 <sup>1</sup> | C1 <sup>1</sup> | | core o | C3 | CO | C1 <sup>1</sup> | C3 | C3 | | | C6 | CO | C1 <sup>1</sup> | C3 | C6 | #### Note: 1. If enabled, the package C-state will be C1E if all actives cores have resolved a core C1 state or higher. Figure 4-3. Package C-State Entry and Exit ### 4.2.5.1 Package C0 The normal operating state for the processor. The processor remains in the normal state when at least one of its cores is in the C0 or C1 state or when the platform has not granted permission to the processor to go into a low power state. Individual cores may be in lower power idle states while the package is in C0. ### 4.2.5.2 Package C1/C1E No additional power reduction actions are taken in the package C1 state. However, if the C1E sub-state is enabled, the processor automatically transitions to the lowest supported core clock frequency, followed by a reduction in voltage. The package enters the C1 low power state when: - At least one core is in the C1 state. - The other cores are in a C1 or lower power state. The package enters the C1E state when: - All cores have directly requested C1E using MWAIT(C1) with a C1E sub-state hint. - All cores are in a power state lower that C1/C1E but the package low power state is limited to C1/C1E using the PMG\_CST\_CONFIG\_CONTROL MSR. - All cores have requested C1 using HLT or MWAIT(C1) and C1E auto-promotion is enabled in IA32\_MISC\_ENABLES. No notification to the system occurs upon entry to C1/C1E. ### 4.2.5.3 Package C3 State A processor enters the package C3 low power state when: - At least one core is in the C3 state. - The other cores are in a C3 or lower power state, and the processor has been granted permission by the platform. - The processor has requested the C6 state, but the platform only allowed C3. In package C3-state, the L3 shared cache is snoopable. ### 4.2.5.4 Package C6 State A processor enters the package C6 low power state when: - · At least one core is in the C6 state. - The other cores are in a C6 state, and the processor has been granted permission by the platform. In package C6 state, all cores save their architectural state and have their core voltages reduced. The L3 shared cache is still powered and snoopable in this state. ## 4.3 Integrated Memory Controller (IMC) Power Management The main memory is power managed during normal operation and in low power ACPI Cx states. ### 4.3.1 Disabling Unused System Memory Outputs Any system memory (SM) interface signal that goes to a memory module connector in which it is not connected to any actual memory devices (such as, DIMM connector is unpopulated, or is single-sided) is tristated. The benefits of disabling unused SM signals are: - · Reduced power consumption. - Reduced possible overshoot/undershoot signal quality issues seen by the processor I/O buffer receivers caused by reflections from potentially un-terminated transmission lines. When a given rank is not populated, the corresponding chip select and SCKE signals are not driven. At reset, all rows must be assumed to be populated, until it can be proven that they are not populated. This is due to the fact that when CKE is tristated with a DIMM present, the DIMM is not ensured to maintain data integrity. ### 4.3.2 DRAM Power Management and Initialization The processor implements extensive support for power management on the SDRAM interface. There are four SDRAM operations associated with the Clock Enable (CKE) signals, which the SDRAM controller supports. The processor drives four CKE pins to perform these operations. #### 4.3.2.1 Initialization Role of CKE During power-up, CKE is the only input to the SDRAM that has its level recognized (other than the DDR3 reset pin) once power is applied. It must be driven LOW by the DDR controller to make sure the SDRAM components float DQ and DQS during power-up. CKE signals remain LOW (while any reset is active) until the BIOS writes to a configuration register. Using this method, CKE is ensured to remain inactive for much longer than the specified 200 micro-seconds after power and clocks to SDRAM devices are stable. #### 4.3.2.2 Conditional Self-Refresh Intel Rapid Memory Power Management (Intel RMPM) that conditionally places memory into self-refresh in the C3 and C6 low power states, is based on the graphics/display state (if internal graphics is being used). When entering the Suspend-to-RAM (STR) state, the processor core flushes pending cycles and then enters all SDRAM ranks into self refresh. In STR, the CKE signals remain LOW so the SDRAM devices perform self refresh. The target behavior is to enter self-refresh for the package C3 and C6 states as long as there are no memory requests to service. The target usage is shown in Table 4-7. #### **Table 4-7. Targeted Memory State Conditions** | Mode | Memory State with Internal Graphics | Memory State with External Graphics | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | CO, C1, C1E | Dynamic memory rank power down based on idle conditions. | Dynamic memory rank power down based on idle conditions. | | | Dynamic memory rank power down based on idle conditions | Dynamic memory rank power down based on idle conditions | | C3, C6 | If the graphics engine is idle, no display requests, and permitted display configuration, then enter self-refresh. Otherwise, use dynamic memory rank power down based on idle conditions. | If there are no memory requests, then enter self-refresh. Otherwise, use dynamic memory rank power down based on idle conditions. | | S3 | Self Refresh Mode | Self Refresh Mode | | S4 | Memory power down (contents lost) | Memory power down (contents lost) | ### 4.3.2.3 Dynamic Power Down Operation Dynamic power-down of memory is employed during normal operation. Based on idle conditions, a given memory rank may be powered down. The IMC implements aggressive CKE control to dynamically put the DRAM devices in a power down state. The processor core controller can be configured to put the devices in *active power down* (CKE de-assertion with open pages) or *precharge power down* (CKE de-assertion with all pages closed). Precharge power down provides greater power savings but has a bigger performance impact, since all pages will first be closed before putting the devices in power down mode. If dynamic power-down is enabled, all ranks are powered up before doing a refresh cycle and all ranks are powered down at the end of refresh. ### 4.3.2.4 DRAM I/O Power Management Unused signals should be disabled to save power and reduce electromagnetic interference. This includes all signals associated with an unused memory channel. Clocks can be controlled on a per DIMM basis. Exceptions are made for per DIMM control signals, such as CS#, CKE, and ODT for unpopulated DIMM slots. The I/O buffer for an unused signal should be tristated (output driver disabled), the input receiver (differential sense-amp) should be disabled, and any DLL circuitry related ONLY to unused signals should be disabled. The input path must be gated to prevent spurious results due to noise on the unused signals (typically handled automatically when input receiver is disabled). ## 4.4 PCI Express\* Power Management - Active power management support using L0s, and L1 states. - All inputs and outputs disabled in L3 Ready state. ## 4.5 Integrated Graphics Power Management ## 4.5.1 Graphics Render C-State Render C-State (RC6) is a technique designed to optimize the average power to the graphics render engine during times of idleness of the render engine. Render C-state is entered when the graphics render engine, blitter engine and the video engine have no workload being currently worked on and no outstanding graphics memory transactions. When the idleness condition is met, the integrated graphics will program the graphics VR into a low voltage state through the GFX\_VID signals. # 5 Thermal Management For thermal specifications and design guidelines, refer to the appropriate Thermal and Mechanical Specifications and Design Guidelines (see Section 1.7). § § ### Thermal Management # **6** Signal Description This chapter describes the processor signals. They are arranged in functional groups according to their associated interface or category. The following notations are used to describe the signal type. | Notations | Signal Type | |-----------|---------------------------------| | I | Input Pin | | 0 | Output Pin | | 1/0 | Bi-directional Input/Output Pin | The signal description also includes the type of buffer used for the particular signal. ### **Table 6-1. Signal Description Buffer Types** | Signal | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI Express* | PCI Express* interface signals. These signals are compatible with the PCI Express 2.0 Signaling Environment AC Specifications and are AC Coupled. The buffers are not 3.3 V tolerant. Refer to the PCI Express Specification. | | FDI | Intel Flexible Display Interface signals. These signals are compatible with PCI Express 2.0 Signaling Environment AC Specifications, but are DC coupled. The buffers are not 3.3 V tolerant. | | DMI | Direct Media Interface signals. These signals are compatible with PCI Express 2.0 Signaling Environment AC Specifications, but are DC coupled. The buffers are not 3.3 V tolerant. | | CMOS | CMOS buffers. 1.1 V tolerant | | DDR3 | DDR3 buffers: 1.5 V tolerant | | GTL | Gunning Transceiver Logic signaling technology | | TAP | Test Access Port signal | | Analog | Analog reference or output. May be used as a threshold voltage or for buffer compensation. | | Ref | Voltage reference signal | | Asynch | This signal is asynchronous and has no timing relationship with any reference clock. | # 6.1 System Memory Interface ### Table 6-2. Memory Channel A | Signal Name | Description | Direction | Type | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------| | SA_BS[2:0] | Bank Select: These signals define which banks are selected within each SDRAM rank. | 0 | DDR3 | | SA_CAS# | CAS Control Signal: This signal is used with SA_RAS# and SA_WE# (along with SA_CS#) to define the SDRAM Commands. | 0 | DDR3 | | SA_CK#[1:0] | SDRAM Inverted Differential Clock: Channel A SDRAM Differential clock signal-pair complement. | 0 | DDR3 | | SA_CK#[3:2] | SDRAM Inverted Differential Clock: Channel A SDRAM Differential clock signal-pair complement. | 0 | DDR3 | | SA_CK[1:0] | SDRAM Differential Clock: Channel A SDRAM Differential clock signal pair. The crossing of the positive edge of SA_CKx and the negative edge of its complement SA_CKx# are used to sample the command and control signals on the SDRAM. | 0 | DDR3 | | SA_CK[3:2] | SDRAM Differential Clock: Channel A SDRAM Differential clock signal pair. The crossing of the positive edge of SA_CKx and the negative edge of its complement SA_CKx# are used to sample the command and control signals on the SDRAM. | 0 | DDR3 | | SA_CKE[3:0] | Clock Enable: (1 per rank). These signals are used to: Initialize the SDRAMs during power-up Power-down SDRAM ranks Place all SDRAM ranks into and out of self-refresh during STR | 0 | DDR3 | | SA_CS#[3:0] | Chip Select: (1 per rank) These signals are used to select particular SDRAM components during the active state. There is one Chip Select for each SDRAM rank. | 0 | DDR3 | | SA_DM[7:0] | Data Mask: These signals are used to mask individual bytes of data in the case of a partial write, and to interrupt burst writes. When activated during writes, the corresponding data groups in the SDRAM are masked. There is one SA_DM[7:0] for every data byte lane. | 0 | DDR3 | | SA_DQ[63:0] | Data Bus: Channel A data signal interface to the SDRAM data bus. | 1/0 | DDR3 | | SA_DQS[8:0]<br>SA_DQS#[8:0] | Data Strobes: SA_DQS[8:0] and its complement signal group make up a differential strobe pair. The data is captured at the crossing point of SA_DQS[8:0] and its SA_DQS#[8:0] during read and write transactions. | 1/0 | DDR3 | | SA_ECC_CB[7:0] | Data Lines for ECC Check Byte. | 1/0 | DDR3 | | SA_MA[15:0] | Memory Address: These signals are used to provide the multiplexed row and column address to the SDRAM. | 0 | DDR3 | | SA_ODT[3:0] | On Die Termination: Active Termination Control | 0 | DDR3 | | SA_RAS# | RAS Control Signal: This signal is used with SA_CAS# and SA_WE# (along with SA_CS#) to define the SRAM Commands. | 0 | DDR3 | | SA_WE# | Write Enable Control Signal: This signal is used with SA_RAS# and SA_CAS# (along with SA_CS#) to define the SDRAM Commands. | 0 | DDR3 | ## Table 6-3. Memory Channel B | Signal Name | Description | Direction | Type | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------| | SB_BS[2:0] | Bank Select: These signals define which banks are selected within each SDRAM rank. | 0 | DDR3 | | SB_CAS# | CAS Control Signal: This signal is used with SB_RAS# and SB_WE# (along with SB_CS#) to define the SDRAM Commands. | 0 | DDR3 | | SB_CK#[1:0] | SDRAM Inverted Differential Clock: Channel B SDRAM Differential clock signal-pair complement. | 0 | DDR3 | | SB_CK#[3:2] | SDRAM Inverted Differential Clock: Channel B SDRAM Differential clock signal-pair complement. | 0 | DDR3 | | SB_CK[1:0] | SDRAM Differential Clock: Channel B SDRAM Differential clock signal pair. The crossing of the positive edge of SB_CKx and the negative edge of its complement SB_CKx# are used to sample the command and control signals on the SDRAM. | 0 | DDR3 | | SB_CK[3:2] | SDRAM Differential Clock: Channel B SDRAM Differential clock signal pair. The crossing of the positive edge of SB_CKx and the negative edge of its complement SB_CKx# are used to sample the command and control signals on the SDRAM. | 0 | DDR3 | | SB_CKE[3:0] | Clock Enable: (1 per rank). These signals are used to: Initialize the SDRAMs during power-up Power-down SDRAM ranks Place all SDRAM ranks into and out of self-refresh during STR | 0 | DDR3 | | SB_CS#[3:0] | Chip Select: (1 per rank) These signals are used to select particular SDRAM components during the active state. There is one Chip Select for each SDRAM rank. | 0 | DDR3 | | SB_DM[7:0] | Data Mask: These signals are used to mask individual bytes of data in the case of a partial write, and to interrupt burst writes. When activated during writes, the corresponding data groups in the SDRAM are masked. There is one SB_DM[7:0] for every data byte lane. | 0 | DDR3 | | SB_DQ[63:0] | Data Bus: Channel B data signal interface to the SDRAM data bus. | I/O | DDR3 | | SB_DQS[8:0]<br>SB_DQS#[8:0] | Data Strobes: SB_DQS[8:0] and its complement signal group make up a differential strobe pair. The data is captured at the crossing point of SB_DQS[8:0] and its SB_DQS#[8:0] during read and write transactions. | 1/0 | DDR3 | | SB_ECC_CB[7:0] | Data Lines for ECC Check Byte. | 1/0 | DDR3 | | SB_MA[15:0] | Memory Address: These signals are used to provide the multiplexed row and column address to the SDRAM. | 0 | DDR3 | | SB_ODT[3:0] | On-Die Termination: Active Termination Control. | 0 | DDR3 | | SB_RAS# | RAS Control Signal: This signal is used with SB_CAS# and SB_WE# (along with SB_CS#) to define the SDRAM Commands. | 0 | DDR3 | | SB_WE# | Write Enable Control Signal: This signal is used with SB_RAS# and SB_CAS# (along with SB_CS#) to define the SDRAM Commands. | 0 | DDR3 | # 6.2 Memory Reference and Compensation ### **Table 6-4.** Memory Reference and Compensation | Signal Name | Description | Direction | Туре | |----------------------------------|--------------------------------------------------------|-----------|--------| | SA_DIMM_VREFDQ<br>SB_DIMM_VREFDQ | Channel A and B Output DDR3 DIMM DQ Reference Voltage. | 0 | Analog | | SM_RCOMP[2:0] | System Memory Impedance Compensation. | I | Analog | ## 6.3 Reset and Miscellaneous Signals ### Table 6-5. Reset and Miscellaneous Signals (Sheet 1 of 2) | Signal Name | Description | Direction | Туре | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | CFG[17:0] | Configuration signals: The CFG signals have a default value of 1 if not terminated on the board. • CFG[0]: PCI Express Bifurcation: — With all Intel® 5 Series Chipsets except P55 and P57 SKUs — Reserved (Only 1 x16 PCI Express supported by default) — With workstation Intel 3400 Series Chipset: —1 = 1 x16 PCI Express —0 = 2 x8 PCI Express -0 = 2 x8 PCI Express • CFG[1]: Reserved (Intel Core™ i5 processor PCI Express Port Bifurcation) • CFG[2]: Reserved configuration lands. A test point may be placed on the board for this land. • CFG[3]: PCI Express* Static Lane Numbering Reversal. A test point may be placed on the board for this land. Lane reversal will be applied across all 16 lanes. — 1 = No Reversal — 0 = Reversal In the case of Bifurcation with NO Lane Reversal, the physical lane mapping is as follows: — Lanes 15:8 => Port 1 Lanes 7:0 — Lanes 7:0 => Port 0 Lanes 7:0 In the case of Bifurcation With Lane Reversal, the physical lane mapping is as follows: — Lanes 15:8 => Port 0 Lanes 0:7 • CFG[6:4]: Reserved configuration lands. A test point may be placed on the board for this land. • CFG[17:7]: Reserved configuration lands. Intel does not recommend a test point on the board for this land. | ı | CMOS | | СОМРО | Impedance compensation must be terminated on the system board using a precision resistor. Refer to Table 7-11 for the termination requirement. | ı | Analog | | COMP1 | Impedance compensation must be terminated on the system board using a precision resistor. Refer to Table 7-11 for the termination requirement. | I | Analog | ## Table 6-5. Reset and Miscellaneous Signals (Sheet 2 of 2) | Signal Name | Description | Direction | Туре | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------| | COMP2 | Impedance compensation must be terminated on the system board using a precision resistor. Refer to Table 7-11 for the termination requirement. | ı | Analog | | COMP3 | Impedance compensation must be terminated on the system board using a precision resistor. Refer to Table 7-11 for the termination requirement. | I | Analog | | FC_x | Future Compatibility (FC) signals are signals that are available for compatibility with other processors. A test point may be placed on the board for these lands. | | | | PM_EXT_TS#[1:0] | External Thermal Sensor Input: If the system temperature reaches a dangerously high value, this signal can be used to trigger the start of system memory throttling. | I | CMOS | | PM_SYNC | Power Management Sync: A sideband signal to communicate power management status from the platform to the processor. | I | CMOS | | RESET_OBS# | This signal is an indication of the processor being reset. | 0 | Asynch<br>CMOS | | RSTIN# | Reset In: When asserted, this signal will asynchronously reset the processor logic. This signal is connected to the PLTRST# output of the PCH. | I | CMOS | | RSVD | RESERVED. Must be left unconnected on the board. Intel does not recommend a test point on the board for this land. | | | | RSVD_NCTF | RESERVED/Non-Critical to Function: Pin for package mechanical reliability. A test point may be placed on the board for this land. | | | | RSVD_TP | RESERVED-Test Point. A test point may be placed on the board for this land. | | | | SM_DRAMRST# | DDR3 DRAM Reset: Reset signal from processor to DRAM devices. One common to all channels. | 0 | DDR3 | # 6.4 PCI Express\* Based Interface Signals ### Table 6-6. PCI Express\* Based Interface Signals | Signal Name | Description | Direction | Туре | |-------------------------------|-----------------------------------------|-----------|-------------| | PEG_ICOMPI | PCI Express Current Compensation. | I | Analog | | PEG_ICOMPO | PCI Express Current Compensation. | I | Analog | | PEG_RBIAS | PCI Express Resistor Bias Control. | I | Analog | | PEG_RCOMPO | PCI Express Resistance Compensation. | I | Analog | | PEG_RX[15:0]<br>PEG_RX#[15:0] | PCI Express Receive Differential Pair. | I | PCI Express | | PEG_TX[15:0]<br>PEG_TX#[15:0] | PCI Express Transmit Differential Pair. | 0 | PCI Express | ## 6.5 DMI—Processor to PCH Serial Interface ### Table 6-7. DMI—Processor to PCH Serial Interface | Signal Name | Description | Direction | Туре | |-----------------------------|-----------------------------------------------------------------------|-----------|------| | DMI_RX[3:0]<br>DMI_RX#[3:0] | DMI input from PCH: Direct Media Interface receive differential pair. | I | DMI | | DMI_TX[3:0]<br>DMI_TX#[3:0] | DMI output to PCH: Direct Media Interface transmit differential pair. | 0 | DMI | ## 6.6 PLL Signals ### Table 6-8. PLL Signals | Signal Name | Description | Direction | Туре | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------| | BCLK[0]<br>BCLK#[0] | Differential bus clock input to the processor. | I | Diff Clk | | BCLK[1]<br>BCLK#[1] | Differential bus clock input to the processor. Reserved for possible future use. | I | Diff Clk | | BCLK_ITP<br>BCLK_ITP# | Buffered differential bus clock pair to ITP | 0 | Diff Clk | | PEG_CLK<br>PEG_CLK# | Differential PCI Express / DMI Clock In: These pins receive a 100-MHz Serial Reference clock. This clock is used to generate the clocks necessary for the support of PCI Express. This also is the reference clock for Intel® Flexible Display Interface. | I | Diff Clk | # 6.7 Intel<sup>®</sup> Flexible Display Interface Signals ## Table 6-9. Intel® Flexible Display Interface | Signal Name | Description | Direction | Туре | |-----------------------------|----------------------------------------------------------------------------------|-----------|------| | FDI_FSYNC[0] | Intel <sup>®</sup> Flexible Display Interface Frame Sync—Pipe A. | ı | CMOS | | FDI_FSYNC[1] | Intel <sup>®</sup> Flexible Display Interface Frame Sync—Pipe B. | I | CMOS | | FDI_INT | Intel <sup>®</sup> Flexible Display Interface Hot Plug Interrupt. | I | CMOS | | FDI_LSYNC[0] | Intel <sup>®</sup> Flexible Display Interface Line Sync—Pipe A. | I | CMOS | | FDI_LSYNC[1] | Intel <sup>®</sup> Flexible Display Interface Line Sync—Pipe B. | I | CMOS | | FDI_TX[3:0]<br>FDI_TX#[3:0] | Intel® Flexible Display Interface Transmit Differential Pair—Pipe A | 0 | FDI | | FDI_TX[7:4]<br>FDI_TX#[7:4] | Intel <sup>®</sup> Flexible Display Interface Transmit Differential Pair—Pipe B. | 0 | FDI | # 6.8 JTAG/ITP Signals ### Table 6-10. JTAG/ITP | Signal Name | Description | Direction | Туре | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------| | BPM#[7:0] | Breakpoint and Performance Monitor Signals: Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. | 1/0 | GTL | | DBR# | DBR# is used only in systems where no debug port is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. | 0 | | | PRDY# | PRDY# is a processor output used by debug tools to determine processor debug readiness. | 0 | Asynch GTL | | PREQ# | PREQ# is used by debug tools to request debug operation of the processor. | I | Asynch GTL | | TCK | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port). | 1 | TAP | | TDI | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support. | I | ТАР | | TDI_M | TDI_M (Test Data In) transfers serial test data into the processor. TDI_M provides the serial input needed for JTAG specification support. | I | ТАР | | TDO | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support. | 0 | ТАР | | TDO_M | TDO_M (Test Data Out) transfers serial test data out of the processor. TDO_M provides the serial output needed for JTAG specification support. | 0 | ТАР | | TMS | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. | I | TAP | | TRST# | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset. | I | TAP | ## 6.9 Error and Thermal Protection ### **Table 6-11. Error and Thermal Protection** | Signal Name | Description | Direction | Туре | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------| | CATERR# | Catastrophic Error: This signal indicates that the system has experienced a catastrophic error and cannot continue to operate. The processor will set this for non-recoverable machine check errors or other unrecoverable internal errors. Since this is an I/O pin, external agents are allowed to assert this pin that will cause the processor to take a machine check exception. CATERR# is used for signaling the following types of errors: Legacy MCERR: CATERR# is asserted for 16 BCLKs. Legacy IERR: CATERR# remains asserted until warm or cold reset. | 1/0 | GTL | | PECI | PECI (Platform Environment Control Interface) is the serial sideband interface to the processor and is used primarily for thermal, power, and error management. | 1/0 | Asynch | | PROCHOT# | PROCHOT# goes active when the processor temperature monitoring sensor(s) detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit has been activated, if enabled. This signal can also be driven to the processor to activate the Thermal Control Circuit. This signal does not have on-die termination and must be terminated on the system board. | 1/0 | Asynch GTL | | PSI# | Processor Power Status Indicator: This signal is asserted when maximum possible processor core current consumption is less than 15 A. Assertion of this signal is an indication that the VR controller does not currently need to be able to provide $I_{\rm CC}$ above 15 A, and the VR controller can use this information to move to more efficient operating point. This signal will de-assert at least 3.3 $\mu s$ before the current consumption will exceed 15 A. The minimum PSI# assertion and de-assertion time is 1 BCLK. | 0 | Asynch<br>CMOS | | THERMTRIP# | Thermal Trip: The processor protects itself from catastrophic overheating by use of an internal thermal sensor. This sensor is set well above the normal operating temperature to ensure that there are no false trips. The processor will stop all execution when the junction temperature exceeds approximately 125 °C. This is signaled to the system by the THERMTRIP# pin. | 0 | Asynch GTL | # 6.10 Power Sequencing ### Table 6-12. Power Sequencing | Signal Name | Description | Direction | Туре | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------| | SKTOCC# | SKTOCC# (Socket Occupied): This signal will be pulled to ground on the processor package. There is no connection to the processor silicon for this signal. System board designers may use this signal to determine if the processor is present. | 0 | | | SM_DRAMPWROK | SM_DRAMPWROK processor input: This signal connects to PCH DRAMPWROK. | I | Asynch<br>CMOS | | TAPPWRGOOD | Power good for ITP. Indicates to the ITP when the TAP can be accessed. | 0 | Asynch<br>CMOS | | VCCPWRGOOD_0<br>VCCPWRGOOD_1 | VCCPWRGOOD_0 and VCCPWRGOOD_1 (Power Good) Processor Input: The processor requires these signals to be a clean indication that V <sub>CC</sub> , V <sub>CCPLL</sub> , V <sub>TT</sub> , V <sub>AXG</sub> supplies are stable and within their specifications and that BCLK is stable and has been running for a minimum number of cycles. These signals must then transition monotonically to a high state. These signals can be driven inactive at any time, but BCLK and power must again be stable before a subsequent rising edge of VCCPWRGOOD_0 and VCCPWRGOOD_1. These signals should be tied together and connected to the CPUPWRGD output signal of the PCH. | I | Asynch<br>CMOS | | VTTPWRGOOD | The processor requires this input signal to be a clean indication that the $V_{TT}$ power supply is stable and within specifications. 'Clean' implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. Note that it is not valid for VTTPWRGOOD to be de-asserted while VCCPWRGOOD_0 and VCCPWRGOOD_1 are asserted. | ı | Asynch<br>CMOS | # **6.11 Processor Core Power Signals** ### Table 6-13. Processor Core Power Signals (Sheet 1 of 2) | Signal Name | Description | Direction | Туре | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | ISENSE | Current sense from VRD11.1 Compliant Regulator to the processor core. | ı | Analog | | VCC | Processor core power supply. The voltage supplied to these pins is determined by the VID pins. | | PWR | | VCC_NCTF | VCC/Non-Critical to Function: Pin for package mechanical reliability. | | PWR | | VCC_SENSE | VCC_SENSE and VSS_SENSE provide an isolated, low impedance connection to the processor core voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | Table 6-13. Processor Core Power Signals (Sheet 2 of 2) | Signal Name | Description | Direction | Туре | |-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | VID[7:6]<br>VID[5:3]/CSC[2:0]<br>VID[2:0]/MSID[2:0] | VID[7:0] (Voltage ID) are used to support automatic selection of power supply voltages ( $V_{CC}$ ). Refer to the Voltage Regulator-Down (VRD) 11.1 Design Guidelines for more information. The voltage supply for these signals must be valid before the VR can supply $V_{CC}$ to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID signals become valid. The VR must supply the voltage that is requested by the signals, or disable itself. VID7 and VID6 should be tied separately to $V_{SS}$ using a 1 k $\Omega$ resistor (This value is latched on the rising edge of VTTPWRGOOD). CSC[2:0]—Current Sense Configuration bits, for ISENSE gain setting. See Voltage Regulator-Down (VRD) 11.1 Design Guidelines for gain setting information. This value is latched on the rising edge of VTTPWRGOOD. MSID[2:0] (Market Segment Identification) are used to indicate the maximum platform capability to the processor. A processor will only boot if the MSID[2:0] pins are strapped to the appropriate setting (or higher) on the platform (see Table 7-3 for MSID encodings). MSID is used to help protect the platform by preventing a higher power processor from booting in a platform designed for lower power processors. MSID[2:0] are latched on the rising edge of VTTPWRGOOD. | 1/0 | CMOS | | VSS_SENSE | VCC_SENSE and VSS_SENSE provide an isolated, low impedance connection to the processor core voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | | VSS_SENSE_VTT | VTT_SENSE and VSS_SENSE_VTT provide an isolated, low impedance connection to the processor V <sub>TT</sub> voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | | VTT | Processor power for the memory controller, shared cache and I/O (1.1 V). | | PWR | | VTT_SELECT | The VTT_SELECT signal is used to select the correct V <sub>TT</sub> voltage level for the processor. The processor will be configured to drive a low voltage level VTT_SELECT. | 0 | CMOS | | VTT_SENSE | VTT_SENSE and VSS_SENSE_VTT provide an isolated, low impedance connection to the processor V <sub>TT</sub> voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | # 6.12 Graphics and Memory Core Power Signals **Table 6-14. Graphics and Memory Power Signals** | Signal Name | Description | Direction | Туре | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------| | GFX_DPRSLPVR | Integrated graphics output signal to a VRD11.1 compliant VR. When asserted this signal indicates that the integrated graphics is in render suspend mode. This signal is also used to control render suspend state exit slew rate. | 0 | CMOS | | GFX_IMON | Current Sense from an VRD11.1 compliant VR to the integrated graphics. Note: This signal is not used by the processor at this time, it is reserved for possible future use. | I | Analog | | GFX_VID[6:0] | GFX_VID[6:0] (Voltage ID) pins are used to support automatic selection of nominal voltages (V <sub>AXG</sub> ). These are CMOS signals that are driven by the processor. The VID code output by VID[6:0] and associated voltages are given in Chapter 7. | 0 | CMOS | | GFX_VR_EN | Integrated graphics output signal to integrated graphics VR. This signal is used as an on/off control to enable/disable the integrated graphics VR. | 0 | CMOS | | VAXG | Graphics core power supply. | | PWR | | VAXG_SENSE | VAXG_SENSE and VSSAXG_SENSE provide an isolated, low impedance connection to the VAXG voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | | VCCPLL | VCCPLL provides isolated power for internal processor PLLs. | | PWR | | VDDQ | Processor I/O supply voltage for DDR3. | | PWR | | VSSAXG_SENSE | VAXG_SENSE and VSSAXG_SENSE provide an isolated, low impedance connection to the VAXG voltage and ground. They can be used to sense or measure voltage near the silicon. | | Analog | ## 6.13 Ground and NCTF #### Table 6-15. Ground and NCTF | Signal Name | Description | Direction | Туре | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------| | VSS | VSS are the ground pins for the processor and should be connected to the system ground plane. | | GND | | CGC_TP_NCTF | Corner Ground Connection: This land may be used to test for connection to ground. A test point may be placed on the board for this land. This land is considered Non-Critical to Function. | | | # 6.14 Processor Internal Pull Up/Pull Down Table 6-16. Processor Internal Pull Up/Pull Down | Signal Name | Pull Up/Pull<br>Down | Rail | Value | | |------------------------------|----------------------|------|----------|--| | SM_DRAMPWROK | Pull Down | VSS | 10–20 kΩ | | | VCCPWRGOOD_0<br>VCCPWRGOOD_1 | Pull Down | VSS | 10–20 kΩ | | | VTTPWRGOOD | Pull Down | VSS | 10–20 kΩ | | | BPM#[7:0] | Pull Up | VTT | 44–55 Ω | | | TCK | Pull Up | VTT | 44–55 Ω | | | TDI | Pull Up | VTT | 44–55 Ω | | | TMS | Pull Up | VTT | 44–55 Ω | | | TRST# | Pull Up | VTT | 1–5 kΩ | | | TDI_M | Pull Up | VTT | 44–55 Ω | | | PREQ# | Pull Up | VTT | 44–55 Ω | | | CFG[17:0] | Pull Up | VTT | 5–14 kΩ | | § § # 7 Electrical Specifications ### 7.1 Power and Ground Lands The processor has VCC, VTT, VDDQ, VCCPLL, VAXG, and VSS (ground) inputs for onchip power distribution. All power lands must be connected to their respective processor power planes, while all VSS lands must be connected to the system ground plane. Use of multiple power and ground planes is recommended to reduce I\*R drop. The VCC lands must be supplied with the voltage determined by the processor **V**oltage **ID**entification (VID) signals. Likewise, the VAXG pins must also be supplied with the voltage determined by the GFX\_VID signals. Table 7-1 specifies the voltage level for the various VIDs. ## 7.2 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large current swings between low- and full-power states. This may cause voltages on power planes to sag below their minimum values, if bulk decoupling is not adequate. Larger bulk storage ( $C_{BULK}$ ), such as electrolytic capacitors, supply current during longer lasting changes in current demand (for example, coming out of an idle condition). Similarly, capacitors act as a storage well for current when entering an idle condition from a running condition. To keep voltages within specification, output decoupling must be properly designed. #### Caution: Design the board to ensure that the voltage provided to the processor remains within the specifications listed in Table 7-5. Failure to do so can result in timing violations or reduced lifetime of the processor. For further information and design guidelines, refer to the *Voltage Regulator Down (VRD) 11.1 Design Guidelines*. ## 7.2.1 Voltage Rail Decoupling The voltage regulator solution needs to provide: - bulk capacitance with low effective series resistance (ESR). - a low interconnect resistance from the regulator to the socket. - bulk decoupling to compensate for large current swings generated during poweron, or low-power idle state entry/exit. The power delivery solution must ensure that the voltage and current specifications are met, as defined in Table 7-5. ## 7.3 Processor Clocking (BCLK[0], BCLK#[0]) The processor uses a differential clock to generate the processor core(s) operating frequency, memory controller frequency, and other internal clocks. The processor core frequency is determined by multiplying the processor core ratio by 133 MHz. Clock multiplying within the processor is provided by an internal phase locked loop (PLL) that requires a constant frequency input, with exceptions for Spread Spectrum Clocking (SSC). The processor maximum core frequency is configured during power-on reset by using its manufacturing default value. This value is the highest core multiplier at which the processor can operate. If lower maximum speeds are desired, the appropriate ratio can be configured using the FLEX\_RATIO MSR. ### 7.3.1 PLL Power Supply An on-die PLL filter solution is implemented on the processor. Refer to Table 7-6 for DC specifications. ## 7.4 V<sub>CC</sub> Voltage Identification (VID) The VID specification for the processor is defined by the *Voltage Regulator Down (VRD)* 11.1 Design Guidelines. The processor uses eight voltage identification signals, VID[7:0], to support automatic selection of voltages. Table 7-1 specifies the voltage level corresponding to the state of VID[7:0]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. If the processor socket is empty (VID[7:0] = 11111111), or the voltage regulation circuit cannot supply the voltage that is requested, the voltage regulator must disable itself. See the *Voltage Regulator Down (VRD)* 11.1 Design Guidelines for further details. VID signals are CMOS push/pull drivers. Refer to Table 7-11 for the DC specifications for these signals. The VID codes will change due to temperature and/or current load changes to minimize the power of the part. A voltage range is provided in Table 7-5. The specifications are set so that one voltage regulator can operate with all supported frequencies. Individual processor VID values may be set during manufacturing so that two devices at the same core frequency may have different default VID settings. This is shown in the VID range values in Table 7-5. The processor provides the ability to operate while transitioning to an adjacent VID and its associated processor core voltage ( $V_{CC}$ ). This will represent a DC shift in the loadline. Note: A low-to-high or high-to-low voltage state change will result in as many VID transitions as necessary to reach the target core voltage. Transitions above the maximum specified VID are not permitted. One VID transition occurs in 1.25 us. Table 7-1 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained. The VR used must be capable of regulating its output to the value defined by the new VID values issued. DC specifications for dynamic VID transitions are included in Table 7-5 and Table 7-8. See the *Voltage Regulator Down (VRD) 11.1 Design Guidelines* for further details. Several of the VID signals (VID[5:3]/CSC[2:0] and VID[2:0]/MSID[2:0]) serve a dual purpose and are sampled during reset. Refer to the signal description table in Chapter 6 and Table 7-3 for further information. ## 7.5 Graphics Voltage Identification (GFX\_VID) A dedicated voltage regulator is required to deliver voltage to the integrated graphics core. The integrated graphics will use seven voltage identification pins, GFX\_VID[6:0], to set the nominal operating voltage. The GFX\_VID specification for the processor is defined by the *Voltage Regulator Down (VRD) 11.0 Design Guidelines*. Table 7-1 specifies the voltage level corresponding to the state of the GFX\_VID signals. Refer to Table 7-7 for the DC specifications for these signals. Individual processor GFX\_VID values may be set during manufacturing so that two devices at the same core frequency may have different default GFX\_VID settings. This is shown in the GFX\_VID range values in Table 7-7. A low-to-high or high-to-low voltage state change will result in as many GFX\_VID transitions as necessary to reach the target voltage. The voltage regulator used must be capable of regulating its output to the value defined by the new GFX\_VID values issued. Transitions above the maximum specified VID are not permitted. One GFX\_VID transition occurs in 5 us. Minimum and maximum voltages must be maintained. DC specifications for dynamic GFX\_VID transitions are included in Table 7-7 and Table 7-9. See the *Voltage Regulator Down (VRD) 11.0 Design Guidelines* for further details. Table 7-1. VRD 11.1/11.0 Voltage Identification Definition (Sheet 1 of 3) | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OFF | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | OFF | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.60000 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.59375 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1.58750 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1.58125 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1.57500 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1.56875 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1.56250 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1.55625 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1.55000 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1.54375 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1.53750 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1.53125 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1.52500 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1.51875 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1.51250 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1.50625 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1.50000 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1.49375 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1.48750 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1.48125 | | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1.04375 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1.03750 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1.03125 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1.02500 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1.01875 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1.01250 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1.00625 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1.00000 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0.99375 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0.98750 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0.98125 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0.97500 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0.96875 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0.96250 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0.95626 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0.95000 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0.94375 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0.93750 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0.93125 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0.92500 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0.91875 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0.91250 | Table 7-1. VRD 11.1/11.0 Voltage Identification Definition (Sheet 2 of 3) | | | | | 1 | | | _ | _ | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1.47500 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1.46875 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1.46250 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1.45625 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1.45000 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1.44375 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1.43750 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1.43125 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1.42500 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1.41875 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1.41250 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1.40625 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1.40000 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1.39375 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1.38750 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1.38125 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1.37500 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1.36875 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1.36250 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1.35625 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1.35000 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1.34375 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1.33750 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1.33125 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1.32500 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1.31875 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1.31250 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1.30625 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1.30000 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1.29375 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1.28750 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1.28125 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1.27500 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1.26875 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1.26250 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1.25625 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1.25000 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1.24375 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1.23750 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1.23125 | | | | | | | | | | | | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0.90625 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0.90000 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0.89375 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0.88750 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0.88125 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0.87500 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0.86875 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0.86250 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0.85625 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0.85000 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0.84374 | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0.83750 | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0.83125 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0.82500 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0.81875 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.81250 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.80625 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0.80000 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0.79375 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0.78750 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0.78125 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0.77500 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0.76875 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0.76250 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0.75625 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0.75000 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0.74375 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0.73750 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0.73125 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0.72500 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0.71875 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0.71250 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0.70625 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0.70000 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0.69375 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0.68750 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0.68125 | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0.67500 | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0.66875 | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0.66250 | Table 7-1. VRD 11.1/11.0 Voltage Identification Definition (Sheet 3 of 3) | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1.22500 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1.21875 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1.21250 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1.20625 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1.20000 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1.19375 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1.18750 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1.18125 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1.17500 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1.16875 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1.16250 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1.15625 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1.15000 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1.14375 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1.13750 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1.13125 | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1.12500 | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1.11875 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1.11250 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1.10625 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1.10000 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1.09375 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1.08750 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1.08125 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1.07500 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1.06875 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1.06250 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1.05625 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1.05000 | | VID<br>7 | VID<br>6 | VID<br>5 | VID<br>4 | VID<br>3 | VID<br>2 | VID<br>1 | VID<br>0 | V <sub>CC_MAX</sub> | |----------|----------|----------|----------|----------|----------|----------|----------|---------------------| | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0.65625 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0.65000 | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0.64375 | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0.63750 | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0.63125 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0.62500 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0.61875 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0.61250 | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0.60625 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0.60000 | | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0.59375 | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0.58750 | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0.58125 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0.57500 | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0.56875 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0.56250 | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0.55625 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0.55000 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0.54375 | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0.53750 | | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0.53125 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0.52500 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0.51875 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0.51250 | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0.50625 | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0.50000 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | OFF | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | OFF | #### Table 7-2. Market Segment Selection Truth Table for MSID[2:0] | MSID2 | MSID1 | MSIDO | Description <sup>1</sup> | | |-------|-------|-------|-----------------------------------------|--| | 0 | 0 | 0 | Reserved | | | 0 | 0 | 1 | Reserved | | | 0 | 1 | 0 | Reserved | | | 0 | 1 | 1 | Reserved | | | 1 | 0 | 0 | Reserved | | | 1 | 0 | 1 | 2009A processors supported <sup>2</sup> | | | 1 | 1 | 0 | 2009B processors supported <sup>3</sup> | | | 1 | 1 | 1 | Reserved | | #### Notes: - 1. The MSID[2:0] signals are provided to indicate the maximum platform capability to the processor. - 2. 2009A processors have thermal requirements that are equivalent to those of the Intel<sup>®</sup> Core<sup>™</sup>2 Duo E8000 processor series. Refer to the appropriate processor Thermal and Mechanical Specifications and Design Guidelines for additional information (see Section 1.7). - 2009B processors have thermal requirements that are equivalent to those of the Intel<sup>®</sup> Core™2 Quad Q9000 processor series. Refer to the appropriate processor Thermal and Mechanical Specifications and Design Guidelines for additional information (see Section 1.7). ## 7.6 Reserved or Unused Signals The following are the general types of reserved (RSVD) signals and connection guidelines: - RSVD these signals should not be connected - RSVD\_TP these signals should be routed to a test point - RSVD\_NCTF these signals are non-critical to function and may be left unconnected Arbitrary connection of these signals to $V_{CC}$ , $V_{TT}$ , $V_{DDQ}$ , $V_{CCPLL}$ , $V_{AXG}$ , $V_{SS}$ , or to any other signal (including each other) may result in component malfunction or incompatibility with future processors. See Chapter 8 for a land listing of the processor and the location of all reserved signals. For reliable operation, always connect unused inputs or bi-directional signals to an appropriate signal level. Unused active high inputs should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs may be left unconnected; however, this may interfere with some Test Access Port (TAP) functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bi-directional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. For details, see Table 7-11. ## 7.7 Signal Groups Signals are grouped by buffer type and similar characteristics as listed in Table 7-3. The buffer type indicates which signaling technology and specifications apply to the signals. All the differential signals, and selected DDR3 and Control Sideband signals, have On-Die Termination (ODT) resistors. There are some signals that do not have ODT and need to be terminated on the board. Table 7-3. Signal Groups (Sheet 1 of 2)<sup>1</sup> | Signal Group | Alpha<br>Group | Туре | Signals | |------------------------------------|----------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System Reference Clock | | | | | Differential | (a) | CMOS Input | BCLK[0], BCLK#[0],<br>BCLK[1], BCLK#[1],<br>PEG_CLK, PEG_CLK# | | Differential | (b) | CMOS Output | BCLK_ITP, BCLK_ITP# | | DDR3 Reference Clocks <sup>2</sup> | | | | | Differential | (c) | DDR3 Output | SA_CK[3:0], SA_CK#[3:0]<br>SB_CK[3:0], SB_CK#[3:0] | | DDR3 Command Signals <sup>2</sup> | | • | | | Single Ended | (d) | DDR3 Output | SA_RAS#, SB_RAS#,<br>SA_CAS#, SB_CAS#<br>SA_WE#, SB_WE#<br>SA_MA[15:0], SB_MA[15:0]<br>SA_BS[2:0], SB_BS[2:0]<br>SA_DM[7:0], SB_DM[7:0]<br>SM_DRAMRST#<br>SA_CS#[3:0], SB_CS#[3:0]<br>SA_ODT[3:0], SB_ODT[3:0]<br>SA_CKE[3:0], SB_CKE[3:0] | | DDR3 Data Signals <sup>2</sup> | | | | | Single ended | (e) | DDR3 Bi-directional | SA_DQ[63:0], SB_DQ[63:0] | | Differential | (f) | DDR3 Bi-directional | SA_DQS[8:0], SA_DQS#[8:0]<br>SA_ECC_CB[7:0] <sup>3</sup><br>SB_DQS[8:0], SB_DQS#[8:0]<br>SB_ECC_CB[7:0] <sup>3</sup> | | TAP (ITP/XDP) | | • | | | Single Ended | (g) | CMOS Input | TCK, TMS, TRST# | | Single Ended | (ga) | CMOS Input | TDI, TDI_M | | Single Ended | (h) | CMOS Open-Drain<br>Output | TDO, TDO_M | | Single Ended | (i) | Asynchronous CMOS<br>Output | TAPPWRGOOD | | Control Sideband | | | | | Single Ended | (ja) | Asynchronous CMOS<br>Input | VCCPWRGOOD_0,<br>VCCPWRGOOD_1, VTTPWRGOOD | | Single Ended | (jb) | Asynchronous CMOS<br>Input | SM_DRAMPWROK | | Single Ended | (k) | Asynchronous Output | RESET_OBS# | | Single Ended | (1) | Asynchronous GTL<br>Output | PRDY#, THERMTRIP# | | Single Ended | (m) | Asynchronous GTL Input | PREQ# | | Single Ended | (n) | GTL Bi-directional | CATERR#, BPM#[7:0] | | Single Ended | (o) | Asynchronous Bi-<br>directional | PECI | | Single Ended | (p) | Asynchronous GTL Bi-<br>directional | PROCHOT# | Table 7-3. Signal Groups (Sheet 2 of 2)<sup>1</sup> | Signal Group | Alpha<br>Group | Туре | Signals | |------------------------|----------------|-----------------------------|--------------------------------------------------------------------------------| | Single Ended | (qa) | CMOS Input | CFG[17:0], PM_SYNC,<br>PM_EXT_TS#[1:0] | | Single Ended | (qb) | CMOS Input | RSTIN# | | Single Ended | (r) | CMOS Output | VTT_SELECT | | Single Ended | (s) | CMOS Bi-directional | VID[7:6]<br>VID[5:3]/CSC[2:0]<br>VID[2:0]/MSID[2:0] | | Single Ended | (t) | Analog Input | COMPO, COMP1, COMP2, COMP3, SM_RCOMP[2:0], ISENSE | | Single Ended | (ta) | Analog Output | SA_DIMM_VREFDQ<br>SB_DIMM_VREFDQ | | Power/Ground/Other | | | • | | | (u) | Power | VCC, VCC_NCTF, VTT, VCCPLL, VDDQ, VAXG | | | (v) | Ground | VSS, CGC_TP_NCTF | | | (w) | No Connect | RSVD, RSVD_NCTF, RSVD_TP, FC_x | | Single Ended | (x) | Asynchronous CMOS<br>Output | PSI# | | | (y) | Sense Points | VCC_SENSE, VSS_SENSE,<br>VTT_SENSE, VSS_SENSE_VTT,<br>VAXG_SENSE, VSSAXG_SENSE | | | (z) | Other | SKTOCC#, DBR# | | Graphics | • | - | • | | Single Ended | (aa) | Analog Input | GFX_IMON | | Single Ended | (ab) | CMOS Output | GFX_DPRSLPVR, GFX_VID[6:0],<br>GFX_VR_EN | | PCI Express* | • | <u> </u> | • | | Differential | (ac) | PCI Express Input | PEG_RX[15:0], PEG_RX#[15:0] | | Differential | (ad) | PCI Express Output | PEG_TX[15:0], PEG_TX#[15:0] | | Single Ended | (ae) | Analog Input | PEG_ICOMPO, PEG_ICOMPI,<br>PEG_RCOMPO, PEG_RBIAS | | DMI | | | | | Differential | (af) | DMI Input | DMI_RX[3:0], DMI_RX#[3:0] | | Differential | (ag) | DMI Output | DMI_TX[3:0], DMI_TX#[3:0] | | Intel <sup>®</sup> FDI | · | | | | Single Ended | (ah) | FDI Input | FDI_FSYNC[1:0],<br>FDI_LSYNC[1:0], FDI_INT | | Differential | (ai) | FDI Output | FDI_TX[7:0], FDI_TX#[7:0] | #### Notes: - Refer to Chapter 6 for signal description details. SA and SB refer to DDR3 Channel A and DDR3 Channel B. - These signals are only used on processors and platforms that support ECC DIMMs. All Control Sideband Asynchronous signals are required to be asserted/de-asserted for at least eight BCLKs for the processor to recognize the proper signal state. See Section 7.10 for the DC specifications. ## 7.8 Test Access Port (TAP) Connection Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, Intel recommends the processor be first in the TAP chain, followed by any other components within the system. A translation buffer should be used to connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage. Two copies of each signal may be required with each driving a different voltage level. ## 7.9 Absolute Maximum and Minimum Ratings Table 7-4 specifies absolute maximum and minimum ratings. At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits (but within the absolute maximum and minimum ratings) the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits. At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time, it will either not function or its reliability will be severely degraded when returned to conditions within the functional operating condition limits. Although the processor contains protective circuitry to resist damage from Electro-Static Discharge (ESD), precautions should always be taken to avoid high static voltages or electric fields. #### Table 7-4. Processor Absolute Minimum and Maximum Ratings | Symbol | Parameter | Min | Max | Unit | Notes <sup>1, 2</sup> | | |----------------------|---------------------------------------------------------------------------------------|------|------|------|-----------------------|--| | V <sub>CC</sub> | Processor Core voltage with respect to V <sub>SS</sub> | | | | | | | V <sub>TT</sub> | Voltage for the memory controller and Shared Cache with respect to ${\rm V}_{\rm SS}$ | -0.3 | 1.40 | V | | | | $V_{DDQ}$ | Processor I/O supply voltage for DDR3 with respect to V <sub>SS</sub> | -0.3 | 1.80 | V | | | | V <sub>CCPLL</sub> | Processor PLL voltage with respect to V <sub>SS</sub> | -0.3 | 1.98 | V | | | | V <sub>AXG</sub> | Graphics voltage with respect to V <sub>SS</sub> | -0.3 | 1.55 | V | 7 | | | T <sub>STORAGE</sub> | Storage temperature | -40 | 85 | °C | 3, 4, 5 | | #### Notes: - For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied. - 2. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor. - Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long-term reliability of the device. For functional operation, refer to the processor case temperature specifications - 4. This rating applies to the processor and does not include any tray or packaging. - 5. Failure to adhere to this specification can affect the long-term reliability of the processor. - 6. V<sub>CC</sub> is a VID based rail. - 7. VAXG is a VID based rail. # 7.10 DC Specifications The processor DC specifications in this section are defined at the processor pads, unless noted otherwise. See Chapter 8 for the processor land listings and Chapter 6 for signal definitions. Voltage and current specifications are detailed in Table 7-5, Table 7-6, and Table 7-7. For platform planning, refer to Table 7-8 that provides $V_{CC}$ static and transient tolerances. This same information is presented graphically in Figure 7-1. The DC specifications for the DDR3 signals are listed in Table 7-10 Control Sideband and Test Access Port (TAP) are listed in Table 7-11. Table 7-5 through Table 7-7 list the DC specifications for the processor and are valid only while meeting the thermal specifications (as specified in the processor Thermal and Mechanical Specifications and Guidelines), clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter. ### 7.10.1 Voltage and Current Specifications Table 7-5. Processor Core Active and Idle Mode DC Voltage and Current Specifications | Symbol | Parameter | Min | Тур | Max | Unit | Note | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|-----------|------|---------| | VID | VID Range | 0.6500 | _ | 1.4000 | V | | | V <sub>CC</sub> | V <sub>CC</sub> for processor core | See Tab | le 7-8 and F | igure 7-1 | V | 1, 2, 3 | | V <sub>CC,BOOT</sub> | Default V <sub>CC</sub> voltage for initial power up | _ | 1.10 | _ | V | | | I <sub>CC</sub> | Intel Core™ i5-600, i3-500 desktop processor series and Intel Pentium desktop processor 6000 series I <sub>CC</sub> | _ | _ | 75 | А | 4 | | I <sub>CC_TDC</sub> | Intel Core <sup><math>\mathbb{T}</math></sup> i5-600, i3-500 desktop processor series and Intel Pentium desktop processor 6000 series sustained $I_{CC}$ . | _ | _ | 60 | А | | #### Notes: - Each processor is programmed with a maximum valid voltage identification value (VID) that is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Adaptive Thermal Monitor, Enhanced Intel SpeedStep Technology, or Low Power States). - The voltage specification requirements are measured across VCC\_SENSE and VSS\_SENSE lands at the socket with a 100-MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1-MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe. - Refer to Table 7-8 and Figure 7-1 for the minimum, typical, and maximum V<sub>CC</sub> allowed for a given current. The processor should not be subjected to any V<sub>CC</sub> and I<sub>CC</sub> combination wherein V<sub>CC</sub> exceeds V<sub>CC\_MAX</sub> for a given current. - 4. I<sub>CC\_MAX</sub> specification is based on the V<sub>CC\_MAX</sub> loadline. Refer to Figure 7-1 for details. # Table 7-6. Processor Uncore I/O Buffer Supply DC Voltage and Current Specifications (Sheet 1 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |------------------|--------------------------------------------------------------------------------------------------------|-------|------|-------|------|------| | V <sub>TT</sub> | Voltage for the memory controller and shared cache defined at the socket motherboard VTT pinfield via. | 1.045 | 1.10 | 1.155 | V | 1 | | | Voltage for the memory controller<br>and shared cache defined across<br>VTT_SENSE and VSS_SENSE_VTT. | 1.023 | 1.10 | 1.117 | V | 2 | | V <sub>DDQ</sub> | Processor I/O supply voltage for DDR3 | 1.425 | 1.5 | 1.575 | V | | # Table 7-6. Processor Uncore I/O Buffer Supply DC Voltage and Current Specifications (Sheet 2 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|-------|------|------| | V <sub>CCPLL</sub> | PLL supply voltage (DC + AC specification) | 1.71 | 1.8 | 1.89 | V | | | I <sub>TT</sub> | 2009A: Current for the memory controller and Shared Cache | _ | _ | 35 | А | | | I <sub>TT</sub> | 2009B: Current for the memory controller and Shared Cache | _ | _ | 35 | А | | | I <sub>TT_TDC</sub> | Sustained current for the memory<br>controller and Shared Cache for<br>73 W TDP SKU support | _ | _ | 25 | А | | | I <sub>TT_TDC</sub> | Sustained current for the memory<br>controller and Shared Cache for<br>87 W TDP SKU support | _ | _ | 25 | А | | | I <sub>DDQ</sub> | Processor I/O supply current for DDR3 | _ | _ | 3 | Α | | | I <sub>DDQ_TDC</sub> | Processor I/O supply sustained current for DDR3 | _ | _ | 3 | Α | | | I <sub>DDQ_STANDBY</sub> Processor I/O supply standby current for DDR3 | | _ | _ | 0.450 | Α | | | I <sub>CC_VCCPLL</sub> | PLL supply current | _ | _ | 1.35 | Α | | | I <sub>CC_VCCPLL_TDC</sub> | PLL sustained supply current | _ | _ | 1.35 | Α | | #### Notes - 1. $V_{TT}$ must be provided using a separate voltage source and not be connected to $V_{CC}$ . The voltage specification requirements are defined in the middle of the VTT pinfield at the processor socket vias on the bottom side of the baseboard. The voltage specifications are measured with a 20-MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 $M\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe. - 2. $V_{TT}$ must be provided using a separate voltage source and not be connected to $V_{CC}$ . The voltage specification requirements are defined across VTT\_SENSE and VSS\_SENSE\_VTT lands at the processor socket vias on the bottom side of the baseboard. The requirements across the SENSE signals account for voltage drops and impedances across the baseboard vias, socket, and processor package up to the processor Si. The voltage specifications are measured with a 20-MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe. Processor Graphics VID based ( $V_{\mbox{\scriptsize AXG}}$ ) Supply DC Voltage and Current Specifications **Table 7-7.** | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-----------------------------------|---------------------------------------------------------------------------|-----------|-------------|----------|------|------| | V <sub>AXG</sub> GFX_VID<br>Range | GFX_VID Range for V <sub>AXG</sub> | 0.5 | _ | 1.4 | V | 1 | | $V_{AXG}$ | V <sub>AXG</sub> | See Figur | e 7-2 and T | able 7-9 | V | | | LL <sub>AXG</sub> | V <sub>AXG</sub> Loadline Slope | | 6 | | mΩ | | | I <sub>AXG</sub> | 2009A: Current for integrated graphics for 73 W TDP SKU support | - | _ | 20 | А | | | I <sub>AXG</sub> | 2009B: Current for integrated graphics for 87 W TDP SKU support | _ | _ | 25 | Α | | | I <sub>AXG_TDC</sub> | 2009A: Sustained current for integrated graphics for 73 W TDP SKU support | _ | _ | 10 | А | | | I <sub>AXG_TDC</sub> | 2009B: Sustained current for integrated graphics for 87 W TDP SKU support | 1 | _ | 16 | А | | Table 7-8. V<sub>CC</sub> Static and Transient Tolerance | | Voltage | Deviation from VID Sett | ing <sup>1, 2, 3</sup> | |---------------------|-----------------------------------|-----------------------------------|------------------------------------| | I <sub>CC</sub> (A) | $V_{CC\_Max}$ (V) 1.40 m $\Omega$ | $V_{CC\_Typ}$ (V) 1.40 m $\Omega$ | V <sub>CC_Min</sub> (V)<br>1.40 mΩ | | 0 | 0.000 | -0.019 | -0.038 | | 5 | -0.007 | -0.026 | -0.045 | | 10 | -0.014 | -0.033 | -0.052 | | 15 | -0.021 | -0.040 | -0.059 | | 20 | -0.028 | -0.047 | -0.066 | | 25 | -0.035 | -0.054 | -0.073 | | 30 | -0.042 | -0.061 | -0.080 | | 35 | -0.049 | -0.068 | -0.087 | | 40 | -0.056 | -0.075 | -0.094 | | 45 | -0.063 | -0.082 | -0.101 | | 50 | -0.070 | -0.089 | -0.108 | | 55 | -0.077 | -0.096 | -0.115 | | 60 | -0.084 | -0.103 | -0.122 | | 65 | -0.091 | -0.110 | -0.129 | | 70 | -0.098 | -0.117 | -0.136 | | 75 | -0.105 | -0.124 | -0.143 | | 80 | -0.112 | -0.131 | -0.150 | | 85 | -0.119 | -0.138 | -0.157 | | 90 | -0.126 | -0.145 | -0.164 | | 95 | -0.133 | -0.152 | -0.171 | | 100 | -0.140 | -0.159 | -0.178 | | 110 | -0.147 | -0.166 | -0.185 | #### Notes: - The V<sub>CC\_MIN</sub> and V<sub>CC\_MAX</sub> loadlines represent static and transient limits. This table is intended to aid in reading discrete points on Figure 7-1. <sup>1.</sup> $V_{AXG}$ is VID based rail. The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must also be taken from processor VCC\_SENSE and VSS\_SENSE lands. Refer to the Voltage Regulator Down (VRD) 11.1 Design Guidelines for socket load line guidelines and VR implementation. Figure 7-1. V<sub>CC</sub> Static and Transient Tolerance Loadlines **Table 7-9. V<sub>AXG</sub> Static and Transient Tolerance** | | Voltage Deviation from GFX_VID Setting Notes: 1, 2, 3 | | | | | | | | | | | |----------------------|-------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|--|--|--|--|--|--|--|--| | I <sub>AXG</sub> (A) | $V_{AXG\_Max}$ (V)<br>$LL_{AXG} = 6 \text{ m}\Omega$ | V <sub>AXG_NOMINAL</sub> (V)<br>LL <sub>AXG</sub> = 6 mΩ | $V_{AXG\_Min}$ (V)<br>LL <sub>AXG</sub> = 6 m $\Omega$ | | | | | | | | | | 0 | 0.020 | 0 | -0.020 | | | | | | | | | | 5 | -0.010 | -0.030 | -0.050 | | | | | | | | | | 10 | -0.040 | -0.060 | -0.080 | | | | | | | | | | 15 | -0.070 | -0.090 | -0.110 | | | | | | | | | | 20 | -0.100 | -0.120 | -0.140 | | | | | | | | | - The V<sub>AXG\_MIN</sub> and V<sub>AXG\_MAX</sub> loadlines represent static and transient limits. This table is intended to aid in reading discrete points on Figure 7-2. The loadlines specify voltage limits at the die measured at the VAXG\_SENSE and VSSAXG\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must also be taken from processor VAXG\_SENSE and VSSAXG\_SENSE lands. Refer to the Voltage Regulator Down (VRD) 11.0 Design Guidelines for socket load line guidelines and VR implementation. Figure 7-2. V<sub>AXG</sub> Static and Transient Tolerance Loadlines Table 7-10. DDR3 Signal Group DC Specifications | Symbol | Parameter | Alpha<br>Group | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|----------------------------------------|----------------|-----------------------|------------------------------------------------------------------------------------------|-----------------------|-------|--------------------| | V <sub>IL</sub> | Input Low Voltage | (e,f) | _ | _ | 0.43*V <sub>DDQ</sub> | V | 2,4 | | V <sub>IH</sub> | Input High Voltage | (e,f) | 0.57*V <sub>DDQ</sub> | _ | _ | V | 3 | | V <sub>OL</sub> | Output Low Voltage | (c,d,e,f) | _ | (V <sub>DDQ</sub> / 2)* (R <sub>ON</sub> /<br>(R <sub>ON</sub> +R <sub>VTT_TERM</sub> )) | _ | | 6 | | V <sub>OH</sub> | Output High Voltage | (c,d,e,f) | _ | $V_{DDO} - ((V_{DDO} / 2)^* (R_{ON}/(R_{ON} + R_{VTT\_TERM}))$ | _ | V | 4,6 | | R <sub>ON</sub> | DDR3 Clock Buffer On<br>Resistance | _ | 21 | _ | 31 | Ω | 5 | | R <sub>ON</sub> | DDR3 Command Buffer On<br>Resistance | _ | 16 | _ | 24 | Ω | 5 | | R <sub>ON</sub> | DDR3 Control Buffer On<br>Resistance | _ | 21 | _ | 31 | Ω | 5 | | R <sub>ON</sub> | DDR3 Data Buffer On<br>Resistance | _ | 21 | _ | 31 | Ω | 5 | | Data ODT | On-Die Termination for<br>Data Signals | (d) | 93.5 | _ | 126.5 | Ω | | | ILI | Input Leakage Current | _ | _ | _ | ± 500 | μА | | | SM_RCOMP0 | COMP Resistance | (t) | 99 | 100 | 101 | Ω | 7 | | SM_RCOMP1 | COMP Resistance | (t) | 24.7 | 24.9 | 25.1 | Ω | 7 | | SM_RCOMP2 | COMP Resistance | (t) | 128.7 | 130 | 131.3 | Ω | 7 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. V<sub>IL</sub> is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value. V<sub>IH</sub> is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value. V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above V<sub>DDO</sub>. However, input signal drivers must comply with the signal quality specifications. This is the pull down driver resistance. R<sub>VTT\_TERM</sub> is the termination on the DIMM and is not controlled by the processor. COMP resistance must be provided on the system board with 1% resistors. COMP resistors are to V<sub>SS</sub>. Table 7-11. Control Sideband and TAP Signal Group DC Specifications | Symbol | Alpha Group | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|-------------------------------------------------|-----------------------|------------------------|------|--------------------------------------------------------------------------------------|-------|--------------------| | V <sub>IL</sub> | (m),(n),(p),(s) | Input Low Voltage | _ | _ | 0.64 * V <sub>TT</sub> | V | 2 | | V <sub>IH</sub> | (m),(n),(p),(s) | Input High Voltage | 0.76 * V <sub>TT</sub> | _ | _ | V | 2,4 | | V <sub>IL</sub> | (g) | Input Low Voltage | _ | _ | 0.25 * V <sub>TT</sub> | V | 2 | | V <sub>IH</sub> | (g) | Input High Voltage | 0.80 * V <sub>TT</sub> | _ | _ | V | 2,4 | | V <sub>IL</sub> | (ga) | Input Low Voltage | _ | _ | 0.4 | V | | | V <sub>IH</sub> | (ga) | Input High Voltage | 0.75 | _ | _ | V | | | V <sub>IL</sub> | (qa) | Input Low Voltage | _ | _ | 0.38 * V <sub>TT</sub> | V | 2 | | V <sub>IH</sub> | (qa) | Input High Voltage | 0.70 * V <sub>TT</sub> | _ | _ | V | 2,4, | | V <sub>IL</sub> | (ja),(qb) | Input Low Voltage | _ | _ | 0.25 * V <sub>TT</sub> | V | 2 | | V <sub>IH</sub> | (ja),(qb) | Input High Voltage | 0.75 * V <sub>TT</sub> | _ | _ | V | 2,4 | | V <sub>IL</sub> | (jb) | Input Low Voltage | _ | _ | 0.29 | V | 2 | | V <sub>IH</sub> | (jb) | Input High Voltage | 0.87 | _ | _ | V | 2,4 | | V <sub>OL</sub> | (k),(l),(n),(p),<br>(r),(s),(ab),(h),(i) | Output Low Voltage | _ | _ | V <sub>TT</sub> * R <sub>ON</sub> /<br>(R <sub>ON</sub> +<br>R <sub>SYS_TERM</sub> ) | V | 2,6 | | V <sub>OH</sub> | (k),(l),(n),(p),(r),(s),<br>(ab),(i) | Output High Voltage | V <sub>TT</sub> | _ | _ | V | 2,4 | | R <sub>ON</sub> | (ab) | Buffer on Resistance | 20 | _ | 45 | Ω | | | I <sub>LI</sub> | (ja),(jb),(m),(n),(p),(qa),<br>(s),(t),(aa),(g) | Input Leakage Current | _ | _ | ±200 | μА | 3 | | I <sub>LI</sub> | (qb) | Input Leakage Current | _ | _ | ±150 | μА | 3 | | COMP0 | (t) | COMP Resistance | 49.4 | 49.9 | 50.4 | Ω | 5 | | COMP1 | (t) | COMP Resistance | 49.4 | 49.9 | 50.4 | Ω | 5 | | COMP2 | (t) | COMP Resistance | 19.8 | 20 | 20.2 | Ω | 5 | | COMP3 | (t) | COMP Resistance | 19.8 | 20 | 20.2 | Ω | 5 | - 3. - Unless otherwise noted, all specifications in this table apply to all processor frequencies. The V<sub>TT</sub> referred to in these specifications refers to instantaneous V<sub>TT</sub>. For V<sub>IN</sub> between 0 V and V<sub>TT</sub>. Measured when the driver is tristated. V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above V<sub>TT</sub>. However, input signal drivers must comply with the signal quality specifications. COMP resistance must be provided on the system board with 1% resistors. COMP resistors are to V<sub>SS</sub>. - 6. R<sub>SYS\_TERM</sub> is the system termination on the signal. #### Table 7-12. PCI Express\* DC Specifications | Symbol | Alpha<br>Group | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |---------------------------|----------------|-----------------------------------------------------------------|-------|-----|-------|-------|--------------------| | V <sub>TX-DIFF-p-p</sub> | (ad) | Differential peak to peak Tx voltage swing | 0.8 | _ | 1.2 | V | 3 | | V <sub>TX_CM-AC-p</sub> | (ad) | Tx AC Peak Common Mode<br>Output Voltage (Gen1 only) | _ | _ | 20 | mV | 1,2,6 | | V <sub>TX_CM-AC-p-p</sub> | (ad) | Tx AC Peak-to-Peak Common<br>Mode Output Voltage (Gen2<br>only) | _ | _ | 100 | mV | 1,2 | | Z <sub>TX-DIFF-DC</sub> | (ad) | DC Differential Tx Impedance (Gen1 only) | 80 | _ | 120 | Ω | 1,10 | | Z <sub>TX-DIFF-DC</sub> | (ad) | DC Differential Tx Impedance (Gen2 only) | _ | | 120 | Ω | 1,10 | | Z <sub>RX-DC</sub> | (ac) | DC Common Mode Rx<br>Impedance | 40 | | 60 | Ω | 1,8,9 | | Z <sub>RX-DIFF-DC</sub> | (ac) | DC Differential Rx Impedance<br>(Gen1 only) | 80 | _ | 120 | Ω | 1 | | V <sub>RX-DIFFp-p</sub> | (ac) | Differential Rx input Peak to<br>Peak Voltage (Gen1 only) | 0.175 | _ | 1.2 | V | 1 | | V <sub>RX-DIFFp-p</sub> | (ac) | Differential Rx Input Peak to<br>Peak Voltage (Gen2 only) | 0.120 | _ | 1.2 | V | 1,1 | | V <sub>RX_CM-AC-p</sub> | (ac) | Rx AC peak Common Mode<br>Input Voltage | _ | _ | 150 | mV | 1,7 | | PEG_ICOMPO | (ae) | Comp Resistance | 49.5 | 50 | 50.5 | Ω | 4,5 | | PEG_ICOMPI | (ae) | Comp Resistance | 49.5 | 50 | 50.5 | Ω | 4,5 | | PEG_RCOMPO | (ae) | Comp Resistance | 49.5 | 50 | 50.5 | Ω | 4,5 | | PEG_RBIAS | (ae) | Comp Resistance | 742.5 | 750 | 757.5 | Ω | 4,5 | #### Notes: - Refer to the *PCI Express Base Specification* for more details. V<sub>TX-AC-CM-PP</sub> and V<sub>TX-AC-CM-P</sub> are defined in the *PCI Express Base Specification*. Measurement is made over at least 10<sup>6</sup> UI. - As measured with compliance test load. Defined as $2^*|V_{TXD+} V_{TXD-}|$ . COMP resistance must be provided on the system board with 1% resistors. COMP resistors are to $V_{SS-}$ PEG\_ICOMPO, PEG\_ICOMPI, PEG\_RCOMPO are the same resistor - 5. - RMS value. - Measured at Rx pins into a pair of $50-\Omega$ terminations into ground. Common mode peak voltage is defined by the expression: max{|(Vd+ Vd-) V-CMDC|}. DC impedance limits are needed to guarantee Receiver detect. The Rx DC Common Mode Impedance must be present when the Receiver terminations are first enabled to ensure that the Receiver Detect occurs properly. Compensation of this impedance can start immediately and the 15 Rx Common Mode Impedance (constrained by RLRX-CM to $50\ \Omega \pm 20\%$ ) must be within the - specified range by the time Detect is entered. 10. Low impedance defined during signaling. Parameter is captured for 5.0 GHz by RLTX-DIFF. # 7.11 Platform Environmental Control Interface (PECI) DC Specifications PECI is an Intel proprietary interface that provides a communication channel between Intel processors and chipset components to external thermal monitoring devices. The processor contains a Digital Thermal Sensor (DTS) that reports a relative die temperature as an offset from Thermal Control Circuit (TCC) activation temperature. Temperature sensors located throughout the die are implemented as analog-to-digital converters calibrated at the factory. PECI provides an interface for external devices to read the DTS temperature for thermal management and fan speed control. For the PECI command set supported by the processor, refer to the appropriate processor Thermal and Mechanical Specifications and Design Guidelines for additional information (see Section 1.7). #### 7.11.1 DC Characteristics The PECI interface operates at a nominal voltage set by $V_{TT}$ . The set of DC electrical specifications shown in Table 7-13 is used with devices normally operating from a $V_{TT}$ interface supply. $V_{TT}$ nominal levels will vary between processor families. All PECI devices will operate at the $V_{TT}$ level determined by the processor installed in the system. For specific nominal $V_{TT}$ levels, refer to Table 7-6. #### Table 7-13. PECI DC Electrical Limits | Symbol | Definition and Conditions | Min | Max | Units | Notes <sup>1</sup> | |-------------------------|----------------------------------------------------------------------|-------------------------|-------------------------|------------------|--------------------| | V <sub>in</sub> | Input Voltage Range | -0.150 | V <sub>TT</sub> | V | | | V <sub>hysteresis</sub> | Hysteresis | 0.1 * V <sub>TT</sub> | N/A | V | | | V <sub>n</sub> | Negative-Edge Threshold Voltage | 0.275 * V <sub>TT</sub> | 0.500 * V <sub>TT</sub> | V | | | V <sub>p</sub> | Positive-Edge Threshold Voltage | 0.550 * V <sub>TT</sub> | 0.725 * V <sub>TT</sub> | V | | | I <sub>source</sub> | High-Level Output Source (V <sub>OH</sub> = 0.75 * V <sub>TT</sub> ) | -6.0 | N/A | mA | | | I <sub>sink</sub> | Low-Level Output Sink (V <sub>OL</sub> = 0.25 * V <sub>TT</sub> ) | 0.5 | 1.0 | mA | | | I <sub>leak+</sub> | High Impedance State Leakage to $V_{TT}$ ( $V_{leak} = V_{OL}$ ) | N/A | 100 | μΑ | 2 | | I <sub>leak-</sub> | High Impedance Leakage to GND $(V_{leak} = V_{OH})$ | N/A | 100 | μA | 2 | | C <sub>bus</sub> | Bus Capacitance per Node | N/A | 10 | pF | | | V <sub>noise</sub> | Signal Noise Immunity above 300 MHz | 0.1 * V <sub>TT</sub> | N/A | V <sub>p-p</sub> | | #### Notes: - 1. $V_{TT}$ supplies the PECI interface. PECI behavior does not affect $V_{TT}$ min/max specifications. - 2. The leakage specification applies to powered devices on the PECI bus. # 7.11.2 Input Device Hysteresis The input buffers in both client and host models must use a Schmitt-triggered input design for improved noise immunity. Use Figure 7-3 as a guide for input buffer design. Figure 7-3. Input Device Hysteresis § § #### **Electrical Specifications** # 8 Processor Land and Signal Information # 8.1 Processor Land Assignments The processor land-map quadrants are shown in Figure 8-1 through Figure 8-4. Table 8-1 provides a listing of all processor lands ordered alphabetically by pin name. Figure 8-1. Socket Pinmap (Top View, Upper-Left Quadrant) Figure 8-2. Socket Pinmap (Top View, Upper-Right Quadrant) | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _ | |----------|-----------|-----------|----------|-----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-----------|------------|--------------|---------------|----------------|-----------|-------------|----| | | | SB_MA[4] | VDDQ | SB_MA[9] | SA_MA[1] | VDDQ | SA_MA[5] | SB_MA[14] | VDDQ | SA_CKE[3] | SB_CKE[1] | SA_DQ[27] | VSS | SA_DQS[3] | SA_DQ[25] | VSS | RSVD_NCTF | | | ΑY | | | | SA_MA[0] | SB_MA[6] | SB_MA[11] | SB_MA[12] | SA_MA[4] | SA_MA[7] | SA_MA[9] | SA_MA[12] | SA_CKE[1] | VDDQ | SB_CKE[0] | SA_DQ[31] | SA_DQS#[3] | SA_DQ[24] | SA_DQ[19] | SA_DQ[18] | RSVD_NCTF | | AW | | SA_BS[0] | VDDQ | SB_MA[2] | SB_MA[5] | VDDQ | SA_MA[2] | SA_MA[6] | VDDQ | SB_BS[2] | SB_MA[15] | SA_CKE[2] | SB_CKE[3] | SM_DRAMRST# | SA_DQ[30] | SA_DM[3] | SA_DQ[29] | SA_DQ[23] | VSS | SA_DQ[22] | RSVD_NCTF | ΑV | | SB_MA[0] | SA_BS[1] | SB_MA[1] | SB_MA[3] | SB_MA[7] | SA_MA[3] | SA_MA[8] | SA_MA[11] | SA_BS[2] | VDDQ | SA_CKE[0] | SB_CKE[2] | SA_DQ[26] | VSS | VSS | SA_DQ[28] | SA_DQS[2] | SA_DQS#[2] | SA_DQ[17] | SA_DM[2] | ΑU | | SA_RAS# | SA_MA[10] | VDDQ | SB_MA[8] | VSS | SB_CK[1] | VSS | SB_ECC_CB[1] | VSS | SA_MA[14] | VDDQ | SB_DQ[31] | VSS | SB_DM[3] | SB_DQ[24] | VSS | SA_DQ[16] | SA_DQ[20] | VSS | SA_DQ[21] | ΑТ | | VSS | SB_CK[3] | SB_CK#[3] | SB_CK[0] | SB_CK#[0] | SB_CK#[1] | SB_DOS[8] | SB_DOS#[8] | SB_ECC_CB[0] | SA_ECC_CB[2] | SA_MA[15] | SB_DQ[26] | SB_DQS[3] | SB_DQ[25] | SB_DQ[29] | | SA_DQ[15] | SA_DQ[10] | SA_DQ[11] | VSS | AR | | VSS | SA_CK[3] | SA_CK[1] | VSS | VSS | VSS | SB_ECC_CB[3] | SB_ECC_CB[7] | VSS | SA_ECC_CB[3] | SA_ECC_CB[0] | VSS | SB_DQS#[3] | VSS | | | VSS | SA_DQS#[1] | SA_DQS[1] | SA_DQ[14] | AP | | VSS | SA_CK#[3] | SA_CK#[1] | SB_CK[2] | SB_CK#[2] | SB_ECC_CB[2] | SB_ECC_CB[6] | VSS | SB_ECC_CB[5] | RSVD_TP | SA_ECC_CB[1] | VSS | SB_DQ[28] | | | | VSS | SA_DQ[8] | SA_DQ[9] | SA_DM[1] | AN | | RSVD SB_ECC_CB[4] | SA_ECC_CB[7] | SA_DQS#[8] | VSS | SB_DQ[27] | | | VSS | | SA_DQ[12] | SA_DQ[13] | VSS | AM | | VTT | VSS | RSVD | RSVD | VSS | RSVD | RSVD | VSS | RSVD | VSS | SA_DOS[8] | SA_ECC_CB[S] | SB_DQ[30] | VSS | SB_DO[16] | SB_DO[20] | SB_DQ[11] | VSS | SA_DQ[2] | SA_DQ[3] | AL | | VTT | VTT | RSVD | VSS | RSVD | RSVD | RSVD | RSVD | RSVD | SA_ECC_CB[6] | VSS | SA_ECC_CB[4] | VSS | SB_DQ[15] | SB_DQ[10] | VSS | VSS | SA_DQS[0] | SA_DQ[7] | SA_DQ[6] | AK | | VSS | VTT | VSS | VTT | VSS | VDDQ | VSS | VDDQ | VSS | VDDQ | | VSS | SB_DQ[3] | SB_DQ[14] | VSS | SB_DQS#[1] | SA_DQ[1] | SA_DQS#[0] | SA_DM[0] | VSS | AJ | | | | | | | | | | | | | | SB_DQ[2] | SB_DQ[9] | SB_DQS[1] | VSS | SB_DM[1] | VSS | SA_DQ[5] | SA_DQ[0] | АН | | | | | | | | | | | | | | VCCPLL | VSS | SB_DQ[12] | SB_DQ[8] | SB_DQ[13] | SR_CHAM_VREFDO | SA_DQ[4] | SM_RCOMP[0] | AG | | | | | | | | | | | | | | VCCPLL | VCCPLL | VSS | | | SA_DHAM_VREFDO | COMP1 | VSS | AF | | | | | | | | | | | | | | VTT | VSS | | SB_DQS#[0] | SB_DM[0] | VSS | RSVD | SM_RCOMP[2] | ΑE | | | | | | | | | | | | | | VSS | | | VSS | FDI_LSYNC[0] | FDI_LSYNC[1] | RSVD | SM_RCOMP[1] | AD | | | | | | | | | | | | | | VTT | SB_DQ[4] | SB_DQ[5] | VTT | FDI_FSYNC[0] | FDI_FSYNC[1] | FDI_INT | VSS | AC | | | | | | | | | | | | | | VSS | VTT | VSS | PREST_TS#[0] | PM_EXT_TS#[1] | VSS | | | АВ | | | | | | | | | | | | | | BØLK[1] | BCLK[0] | BCLK#[0] | VSS | FEG_CLK# | PEG_CLK | | | AA | Figure 8-3. Socket Pinmap (Top View, Lower-Left Quadrant) Figure 8-4. Socket Pinmap (Top View, Lower-Right Quadrant) Table 8-1. Processor Pin List by Pin Name Pin # Pin Name **Buffer Type** Dir. BCLK\_ITP AK39 CMOS 0 BCLK\_ITP# AK40 CMOS 0 BCLK[0] AA7 CMOS ı BCLK[1] AA8 Diff Clk BCLK#[0] AA6 CMOS I BCLK#[1] Y8 Diff Clk BPM#[0] AL33 GTL 1/0 BPM#[1] AL32 GTL 1/0 BPM#[2] AK33 GTL 1/0 BPM#[3] AK32 GTL 1/0 1/0 BPM#[4] AM31 GTL BPM#[5] AL30 GTL 1/0 BPM#[6] AK30 GTL 1/0 BPM#[7] AK31 GTL 1/0 CATERR# AG39 GTL 1/0 CFG[0] CMOS E8 1 CFG[1] G8 CMOS CFG[10] K10 CMOS CFG[11] К8 CMOS CFG[12] J12 **CMOS** ı CFG[13] L8 CMOS CFG[14] CMOS Κ9 1 CFG[15] K12 CMOS ı CMOS CFG[16] Н7 1 CMOS CFG[17] L11 1 E10 CMOS CFG[2] ı CMOS CFG[3] F10 ī CFG[4] H10 CMOS Т CFG[5] Н9 CMOS ī CFG[6] E9 CMOS CFG[7] F9 CMOS I CFG[8] G12 CMOS CMOS CFG[9] H12 1 CGC\_TP\_NCTF B39 COMPO AF36 Analog ı COMP1 AF2 Analog COMP2 B11 Analog 1 COMP3 C11 Analog DBR# AL40 0 SA\_DIMM\_VREFDQ AF3 Analog 0 SB\_DIMM\_VREFDQ AG3 0 Analog DMI\_RX[0] R1 DMI ī DMI\_RX[1] U3 DMI DMI\_RX[2] U1 DMI 1 Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |--------------|-------|-------------|------| | DMI_RX[3] | W3 | DMI | I | | DMI_RX#[0] | T1 | DMI | 1 | | DMI_RX#[1] | U2 | DMI | 1 | | DMI_RX#[2] | V1 | DMI | 1 | | DMI_RX#[3] | W2 | DMI | 1 | | DMI_TX[0] | L1 | DMI | 0 | | DMI_TX[1] | N3 | DMI | 0 | | DMI_TX[2] | N1 | DMI | 0 | | DMI_TX[3] | R2 | DMI | 0 | | DMI_TX#[0] | M1 | DMI | 0 | | DMI_TX#[1] | N2 | DMI | 0 | | DMI_TX#[2] | P1 | DMI | 0 | | DMI_TX#[3] | R3 | DMI | 0 | | FC_AE38 | AE38 | | | | FC_AG40 | AG40 | | | | FDI_FSYNC[0] | AC4 | CMOS | I | | FDI_FSYNC[1] | AC3 | CMOS | I | | FDI_INT | AC2 | CMOS | - 1 | | FDI_LSYNC[0] | AD4 | CMOS | - 1 | | FDI_LSYNC[1] | AD3 | CMOS | - 1 | | FDI_TX[0] | U6 | FDI | 0 | | FDI_TX[1] | V4 | FDI | 0 | | FDI_TX[2] | U8 | FDI | 0 | | FDI_TX[3] | W8 | FDI | 0 | | FDI_TX[4] | W5 | FDI | 0 | | FDI_TX[5] | R8 | FDI | 0 | | FDI_TX[6] | Y4 | FDI | 0 | | FDI_TX[7] | Y6 | FDI | 0 | | FDI_TX#[0] | U5 | FDI | 0 | | FDI_TX#[1] | V3 | FDI | 0 | | FDI_TX#[2] | U7 | FDI | 0 | | FDI_TX#[3] | W7 | FDI | 0 | | FDI_TX#[4] | W4 | FDI | 0 | | FDI_TX#[5] | R7 | FDI | 0 | | FDI_TX#[6] | Y3 | FDI | 0 | | FDI_TX#[7] | Y5 | FDI | 0 | | GFX_DPRSLPVR | J10 | CMOS | 0 | | GFX_IMON | F6 | Analog | I | | GFX_VID[0] | G10 | CMOS | 0 | | GFX_VID[1] | B12 | CMOS | 0 | | GFX_VID[2] | E12 | CMOS | 0 | | GFX_VID[3] | E11 | CMOS | 0 | | GFX_VID[4] | C12 | CMOS | 0 | | GFX_VID[5] | G11 | CMOS | 0 | Table 8-1. Processor Pin List by Pin Name **Buffer Type** Dir. Pin Name Pin # CMOS GFX\_VID[6] J11 0 GFX\_VR\_EN F12 CMOS О ISENSE T40 Analog ī PECI AG35 Asynch 1/0 PEG\_CLK AA3 Diff Clk PEG\_CLK# AA4 Diff Clk PEG\_ICOMPI D11 Analog Ī PEG\_ICOMPO C10 Analog PEG\_RBIAS A11 Analog ı PEG\_RCOMPO B10 Analog PEG\_RX[0] C9 PCI Express ı PCI Express PEG\_RX[1] В8 1 PEG\_RX[10] G1 PCI Express Т PCI Express ī PEG\_RX[11] J3 PEG\_RX[12] J1 PCI Express ī PEG\_RX[13] L2 PCI Express Ī PEG\_RX[14] Р3 PCI Express PEG\_RX[15] Т3 PCI Express PEG\_RX[2] Α7 PCI Express PEG\_RX[3] В6 PCI Express 1 PEG\_RX[4] **A**5 PCI Express PCI Express PEG\_RX[5] B4 1 PEG\_RX[6] СЗ PCI Express ı PCI Express PEG\_RX[7] D2 1 PEG\_RX[8] E1 PCI Express 1 PEG\_RX[9] G3 PCI Express 1 PEG\_RX#[0] D9 PCI Express ī PEG\_RX#[1] C8 PCI Express 1 PEG\_RX#[10] H1 PCI Express ī PEG\_RX#[11] J2 PCI Express Ι PEG\_RX#[12] K1 PCI Express ī PEG\_RX#[13] L3 PCI Express PEG\_RX#[14] P4 PCI Express ī PEG\_RX#[15] Τ4 PCI Express PEG\_RX#[2] Α6 PCI Express ı PEG\_RX#[3] С6 PCI Express ı PCI Express PEG\_RX#[4] B5 1 PEG\_RX#[5] C4 PCI Express PEG\_RX#[6] D3 PCI Express 1 PEG\_RX#[7] E2 PCI Express 1 F1 PCI Express PEG\_RX#[8] Τ PCI Express PEG\_RX#[9] G2 ī PCI Express PEG\_TX[0] C7 0 PEG\_TX[1] E7 PCI Express 0 Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |---------------|-------|-------------|------| | PEG_TX[10] | L6 | PCI Express | 0 | | PEG_TX[11] | M4 | PCI Express | 0 | | PEG_TX[12] | K7 | PCI Express | 0 | | PEG_TX[13] | N6 | PCI Express | 0 | | PEG_TX[14] | M8 | PCI Express | 0 | | PEG_TX[15] | R5 | PCI Express | 0 | | PEG_TX[2] | E5 | PCI Express | 0 | | PEG_TX[3] | F3 | PCI Express | 0 | | PEG_TX[4] | G6 | PCI Express | 0 | | PEG_TX[5] | H4 | PCI Express | 0 | | PEG_TX[6] | F7 | PCI Express | 0 | | PEG_TX[7] | J6 | PCI Express | 0 | | PEG_TX[8] | К3 | PCI Express | 0 | | PEG_TX[9] | Н8 | PCI Express | 0 | | PEG_TX#[0] | D7 | PCI Express | 0 | | PEG_TX#[1] | E6 | PCI Express | 0 | | PEG_TX#[10] | L5 | PCI Express | 0 | | PEG_TX#[11] | МЗ | PCI Express | 0 | | PEG_TX#[12] | L7 | PCI Express | 0 | | PEG_TX#[13] | N5 | PCI Express | 0 | | PEG_TX#[14] | N8 | PCI Express | 0 | | PEG_TX#[15] | R6 | PCI Express | 0 | | PEG_TX#[2] | F5 | PCI Express | 0 | | PEG_TX#[3] | F4 | PCI Express | 0 | | PEG_TX#[4] | G5 | PCI Express | 0 | | PEG_TX#[5] | НЗ | PCI Express | 0 | | PEG_TX#[6] | G7 | PCI Express | 0 | | PEG_TX#[7] | J5 | PCI Express | 0 | | PEG_TX#[8] | K4 | PCI Express | 0 | | PEG_TX#[9] | J8 | PCI Express | 0 | | PM_EXT_TS#[0] | AB5 | CMOS | I | | PM_EXT_TS#[1] | AB4 | CMOS | ı | | PM_SYNC | AH39 | CMOS | I | | PRDY# | AJ38 | Asynch GTL | 0 | | PREQ# | AK37 | Asynch GTL | - 1 | | PROCHOT# | AH34 | Asynch GTL | 1/0 | | PSI# | AG38 | Asynch CMOS | 0 | | RESET_OBS# | AL39 | Asynch CMOS | 0 | | RSTIN# | AF34 | CMOS | I | | RSVD | A12 | | | | RSVD | AD2 | | | | RSVD | AE2 | | | | RSVD | AH40 | | | | RSVD | AJ39 | | | | | 1 | I | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. **RSVD** AK12 RSVD AK13 RSVD AK14 RSVD AK15 RSVD AK16 RSVD AK18 RSVD AK25 RSVD AK26 RSVD AK27 RSVD AK28 RSVD AK29 RSVD AL12 RSVD AL14 RSVD AL15 RSVD AL17 RSVD AL18 RSVD AL26 RSVD AL27 RSVD AL29 **RSVD** AM13 RSVD AM14 RSVD AM15 RSVD AM16 RSVD AM17 RSVD AM18 RSVD AM19 RSVD AM20 RSVD AM21 RSVD AM25 RSVD AM26 RSVD AM27 RSVD AM28 RSVD AM29 **RSVD** AM30 RSVD L12 RSVD M12 RSVD\_NCTF Α4 RSVD\_NCTF AU40 RSVD\_NCTF AV1 RSVD\_NCTF AV39 AW2 RSVD\_NCTF RSVD\_NCTF AW38 RSVD\_NCTF AY3 RSVD\_NCTF AY37 Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |-----------|-------|-------------|------| | RSVD_NCTF | В3 | | | | RSVD_NCTF | C2 | | | | RSVD_NCTF | D1 | | | | RSVD_TP | AN11 | | | | SA_BS[0] | AV20 | DDR3 | 0 | | SA_BS[1] | AU19 | DDR3 | 0 | | SA_BS[2] | AU12 | DDR3 | 0 | | SA_CAS# | AU22 | DDR3 | 0 | | SA_CK[0] | AR22 | DDR3 | 0 | | SA_CK[1] | AP18 | DDR3 | 0 | | SA_CK[2] | AN21 | DDR3 | 0 | | SA_CK[3] | AP19 | DDR3 | 0 | | SA_CK#[0] | AR21 | DDR3 | 0 | | SA_CK#[1] | AN18 | DDR3 | 0 | | SA_CK#[2] | AP21 | DDR3 | 0 | | SA_CK#[3] | AN19 | DDR3 | 0 | | SA_CKE[0] | AU10 | DDR3 | 0 | | SA_CKE[1] | AW10 | DDR3 | 0 | | SA_CKE[2] | AV10 | DDR3 | 0 | | SA_CKE[3] | AY10 | DDR3 | 0 | | SA_CS#[0] | AV21 | DDR3 | 0 | | SA_CS#[1] | AW24 | DDR3 | 0 | | SA_CS#[2] | AU21 | DDR3 | 0 | | SA_CS#[3] | AU23 | DDR3 | 0 | | SA_CS#[4] | AK22 | DDR3 | 0 | | SA_CS#[5] | AM22 | DDR3 | 0 | | SA_CS#[6] | AL23 | DDR3 | 0 | | SA_CS#[7] | AK23 | DDR3 | 0 | | SA_DM[0] | AJ2 | DDR3 | 0 | | SA_DM[1] | AN1 | DDR3 | 0 | | SA_DM[2] | AU1 | DDR3 | 0 | | SA_DM[3] | AV6 | DDR3 | 1/0 | | SA_DM[4] | AN29 | DDR3 | 0 | | SA_DM[5] | AW31 | DDR3 | 0 | | SA_DM[6] | AU35 | DDR3 | 0 | | SA_DM[7] | AT38 | DDR3 | 0 | | SA_DQ[0] | AH1 | DDR3 | 1/0 | | SA_DQ[1] | AJ4 | DDR3 | 1/0 | | SA_DQ[10] | AR3 | DDR3 | 1/0 | | SA_DQ[11] | AR2 | DDR3 | 1/0 | | SA_DQ[12] | AM3 | DDR3 | 1/0 | | SA_DQ[13] | AM2 | DDR3 | 1/0 | | SA_DQ[14] | AP1 | DDR3 | 1/0 | | SA_DQ[15] | AR4 | DDR3 | 1/0 | | | | | | Table 8-1. Processor Pin List by Pin Name **Buffer Type** Pin Name Pin# Dir. AT4 DDR3 SA\_DQ[16] 1/0 SA\_DQ[17] AU2 DDR3 1/0 AW3 DDR3 1/0 SA\_DQ[18] SA\_DQ[19] AW4 DDR3 1/0 SA\_DQ[2] AL2 DDR3 1/0 SA\_DQ[20] AT3 DDR3 1/0 SA\_DQ[21] AT1 DDR3 1/0 SA\_DQ[22] AV2 DDR3 1/0 AV4 DDR3 1/0 SA\_DQ[23] SA\_DQ[24] AW5 DDR3 1/0 SA\_DQ[25] AY5 DDR3 1/0 DDR3 SA\_DQ[26] AU8 1/0 AY8 DDR3 1/0 SA\_DQ[27] AU5 DDR3 1/0 SA\_DQ[28] SA\_DQ[29] AV5 DDR3 1/0 SA\_DQ[3] AL1 DDR3 1/0 SA\_DQ[30] AV7 DDR3 1/0 SA\_DQ[31] AW7 DDR3 1/0 SA\_DQ[32] AN27 DDR3 1/0 SA\_DQ[33] AT28 DDR3 1/0 SA\_DQ[34] AP28 DDR3 1/0 SA\_DQ[35] AP30 DDR3 1/0 SA\_DQ[36] AN26 DDR3 1/0 DDR3 1/0 SA\_DQ[37] AR27 DDR3 SA\_DQ[38] AR29 1/0 DDR3 SA\_DQ[39] AN30 1/0 SA\_DQ[4] AG2 DDR3 1/0 SA\_DQ[40] AU30 DDR3 1/0 SA\_DQ[41] AU31 DDR3 1/0 SA\_DQ[42] AV33 DDR3 1/0 SA\_DQ[43] AU34 DDR3 1/0 SA\_DQ[44] AV30 DDR3 1/0 SA\_DQ[45] AW30 DDR3 1/0 SA\_DQ[46] AU33 DDR3 1/0 SA\_DQ[47] AW33 DDR3 1/0 SA\_DQ[48] AW35 DDR3 1/0 DDR3 1/0 SA\_DQ[49] AY35 DDR3 SA\_DQ[5] AH2 1/0 DDR3 SA\_DQ[50] AV37 1/0 1/0 SA\_DQ[51] AU37 DDR3 AY34 DDR3 1/0 SA\_DQ[52] AW34 DDR3 SA\_DQ[53] 1/0 SA\_DQ[54] AV36 DDR3 1/0 SA\_DQ[55] AW37 DDR3 1/0 Table 8-1. Processor Pin List by Pin Name | Name | | | | |--------------|-------|-------------|------| | Pin Name | Pin # | Buffer Type | Dir. | | SA_DQ[56] | AT39 | DDR3 | 1/0 | | SA_DQ[57] | AT40 | DDR3 | I/O | | SA_DQ[58] | AN38 | DDR3 | 1/0 | | SA_DQ[59] | AN39 | DDR3 | 1/0 | | SA_DQ[6] | AK1 | DDR3 | I/O | | SA_DQ[60] | AU38 | DDR3 | 1/0 | | SA_DQ[61] | AU39 | DDR3 | 1/0 | | SA_DQ[62] | AP39 | DDR3 | I/O | | SA_DQ[63] | AP40 | DDR3 | 1/0 | | SA_DQ[7] | AK2 | DDR3 | 1/0 | | SA_DQ[8] | AN3 | DDR3 | I/O | | SA_DQ[9] | AN2 | DDR3 | 1/0 | | SA_DQS[0] | AK3 | DDR3 | 1/0 | | SA_DQS[1] | AP2 | DDR3 | 1/0 | | SA_DQS[2] | AU4 | DDR3 | 1/0 | | SA_DQS[3] | AY6 | DDR3 | 1/0 | | SA_DQS[4] | AR28 | DDR3 | I/O | | SA_DQS[5] | AV32 | DDR3 | 1/0 | | SA_DQS[6] | AW36 | DDR3 | 1/0 | | SA_DQS[7] | AR39 | DDR3 | 1/0 | | SA_DQS[8] | AL10 | DDR3 | 1/0 | | SA_DQS#[0] | AJ3 | DDR3 | 1/0 | | SA_DQS#[1] | AP3 | DDR3 | 1/0 | | SA_DQS#[2] | AU3 | DDR3 | 1/0 | | SA_DQS#[3] | AW6 | DDR3 | 1/0 | | SA_DQS#[4] | AT29 | DDR3 | 1/0 | | SA_DQS#[5] | AW32 | DDR3 | 1/0 | | SA_DQS#[6] | AV35 | DDR3 | 1/0 | | SA_DQS#[7] | AR38 | DDR3 | I/O | | SA_DQS#[8] | AM10 | DDR3 | 1/0 | | SA_ECC_CB[0] | AP10 | DDR3 | 1/0 | | SA_ECC_CB[1] | AN10 | DDR3 | I/O | | SA_ECC_CB[2] | AR11 | DDR3 | 1/0 | | SA_ECC_CB[3] | AP11 | DDR3 | 1/0 | | SA_ECC_CB[4] | AK9 | DDR3 | I/O | | SA_ECC_CB[5] | AL9 | DDR3 | 1/0 | | SA_ECC_CB[6] | AK11 | DDR3 | 1/0 | | SA_ECC_CB[7] | AM11 | DDR3 | 1/0 | | SA_MA[0] | AW18 | DDR3 | 0 | | SA_MA[1] | AY15 | DDR3 | 0 | | SA_MA[10] | AT19 | DDR3 | 0 | | SA_MA[11] | AU13 | DDR3 | 0 | | SA_MA[12] | AW11 | DDR3 | 0 | | SA_MA[13] | AU24 | DDR3 | 0 | Table 8-1. Processor Pin List by Pin Name Pin Name **Buffer Type** Dir. Pin# DDR3 SA\_MA[14] AT11 0 SA\_MA[15] AR10 DDR3 0 SA\_MA[2] AV15 DDR3 0 SA\_MA[3] AU15 DDR3 0 SA\_MA[4] AW14 DDR3 0 SA\_MA[5] AY13 DDR3 0 SA\_MA[6] AV14 DDR3 0 SA\_MA[7] AW13 DDR3 0 DDR3 SA\_MA[8] AU14 0 SA\_MA[9] AW12 DDR3 0 DDR3 SA\_ODT[0] AV23 О SA\_ODT[1] DDR3 AV24 0 SA\_ODT[2] AW23 DDR3 0 SA\_ODT[3] AY24 DDR3 0 SA\_RAS# AT20 DDR3 0 SA\_WE# AT22 DDR3 0 SB\_BS[0] AU25 DDR3 0 SB\_BS[1] AW25 DDR3 0 SB\_BS[2] AV12 DDR3 0 SB\_CAS# AW27 DDR3 0 SB\_CK[0] AR17 DDR3 0 DDR3 SB\_CK[1] AT15 О SB\_CK[2] AN17 DDR3 0 DDR3 AR19 SB\_CK[3] 0 DDR3 SB\_CK#[0] AR16 0 DDR3 SB\_CK#[1] AR15 0 SB\_CK#[2] AN16 DDR3 0 SB\_CK#[3] AR18 DDR3 0 SB\_CKE[0] AW8 DDR3 0 SB\_CKE[1] AY9 DDR3 0 SB\_CKE[2] AU9 DDR3 0 SB\_CKE[3] AV9 DDR3 0 DDR3 SB\_CS#[0] AY27 0 SB\_CS#[1] AW29 DDR3 О DDR3 SB\_CS#[2] AV26 0 SB\_CS#[3] AV29 DDR3 0 SB\_CS#[4] AM23 DDR3 О DDR3 0 SB\_CS#[5] AM24 SB\_CS#[6] AL24 DDR3 0 SB\_CS#[7] AK24 DDR3 0 SB\_DM[0] AE4 DDR3 О AH4 DDR3 0 SB\_DM[1] SB\_DM[2] AM7 DDR3 0 SB\_DM[3] AT7 DDR3 0 Table 8-1. Processor Pin List by Pin Name | - | | • | • | |-----------|-------|-------------|------| | Pin Name | Pin # | Buffer Type | Dir. | | SB_DM[4] | AN24 | DDR3 | 0 | | SB_DM[5] | AN32 | DDR3 | 0 | | SB_DM[6] | AM33 | DDR3 | 0 | | SB_DM[7] | AK35 | DDR3 | 0 | | SB_DQ[0] | AD7 | DDR3 | 1/0 | | SB_DQ[1] | AD6 | DDR3 | 1/0 | | SB_DQ[10] | AK6 | DDR3 | 1/0 | | SB_DQ[11] | AL4 | DDR3 | 1/0 | | SB_DQ[12] | AG6 | DDR3 | 1/0 | | SB_DQ[13] | AG4 | DDR3 | 1/0 | | SB_DQ[14] | AJ7 | DDR3 | 1/0 | | SB_DQ[15] | AK7 | DDR3 | 1/0 | | SB_DQ[16] | AL6 | DDR3 | 1/0 | | SB_DQ[17] | AN5 | DDR3 | I/O | | SB_DQ[18] | AP6 | DDR3 | 1/0 | | SB_DQ[19] | AR5 | DDR3 | I/O | | SB_DQ[2] | AH8 | DDR3 | I/O | | SB_DQ[20] | AL5 | DDR3 | I/O | | SB_DQ[21] | AM4 | DDR3 | I/O | | SB_DQ[22] | AN7 | DDR3 | 1/0 | | SB_DQ[23] | AP5 | DDR3 | I/O | | SB_DQ[24] | AT6 | DDR3 | I/O | | SB_DQ[25] | AR7 | DDR3 | I/O | | SB_DQ[26] | AR9 | DDR3 | I/O | | SB_DQ[27] | AM8 | DDR3 | 1/0 | | SB_DQ[28] | AN8 | DDR3 | 1/0 | | SB_DQ[29] | AR6 | DDR3 | I/O | | SB_DQ[3] | AJ8 | DDR3 | 1/0 | | SB_DQ[30] | AL8 | DDR3 | 1/0 | | SB_DQ[31] | AT9 | DDR3 | I/O | | SB_DQ[32] | AN23 | DDR3 | 1/0 | | SB_DQ[33] | AP23 | DDR3 | 1/0 | | SB_DQ[34] | AR25 | DDR3 | I/O | | SB_DQ[35] | AR26 | DDR3 | 1/0 | | SB_DQ[36] | AT23 | DDR3 | 1/0 | | SB_DQ[37] | AP22 | DDR3 | 1/0 | | SB_DQ[38] | AP25 | DDR3 | 1/0 | | SB_DQ[39] | AT26 | DDR3 | 1/0 | | SB_DQ[4] | AC7 | DDR3 | 1/0 | | SB_DQ[40] | AT32 | DDR3 | I/O | | SB_DQ[41] | AP31 | DDR3 | I/O | | SB_DQ[42] | AR33 | DDR3 | I/O | | SB_DQ[43] | AM32 | DDR3 | I/O | | SB_DQ[44] | AT31 | DDR3 | I/O | | | | | | Table 8-1. Processor Pin List by Pin Name **Buffer Type** Pin Name Pin# Dir. DDR3 SB\_DQ[45] AR31 1/0 SB\_DQ[46] AR34 DDR3 1/0 DDR3 1/0 SB\_DQ[47] AT33 SB\_DQ[48] AR35 DDR3 1/0 SB\_DQ[49] AT36 DDR3 1/0 SB\_DQ[5] AC6 DDR3 1/0 SB\_DQ[50] AN33 DDR3 1/0 SB\_DQ[51] AP36 DDR3 1/0 AP34 DDR3 1/0 SB\_DQ[52] SB\_DQ[53] AT35 DDR3 1/0 SB\_DQ[54] AN34 DDR3 1/0 AP37 DDR3 SB\_DQ[55] 1/0 DDR3 1/0 SB\_DQ[56] AL35 AM35 DDR3 1/0 SB\_DQ[57] SB\_DQ[58] AJ36 DDR3 1/0 SB\_DQ[59] AJ37 DDR3 1/0 AF5 DDR3 1/0 SB\_DQ[6] SB\_DQ[60] AN35 DDR3 1/0 SB\_DQ[61] AM34 DDR3 1/0 SB\_DQ[62] AJ35 DDR3 1/0 SB\_DQ[63] AL36 DDR3 1/0 SB\_DQ[7] AE6 DDR3 1/0 SB\_DQ[8] AG5 DDR3 1/0 DDR3 SB\_DQ[9] AH7 1/0 SB\_DQS[0] AF4 DDR3 1/0 DDR3 SB\_DQS[1] AH6 1/0 SB\_DQS[2] AN6 DDR3 1/0 SB\_DQS[3] AR8 DDR3 1/0 SB\_DQS[4] AT25 DDR3 1/0 SB\_DQS[5] AP32 DDR3 1/0 AR36 DDR3 1/0 SB\_DQS[6] SB\_DQS[7] AL37 DDR3 1/0 SB\_DQS[8] AR14 DDR3 1/0 SB\_DQS#[0] AE5 DDR3 1/0 SB\_DQS#[1] AJ5 DDR3 1/0 SB\_DQS#[2] AM6 DDR3 1/0 SB\_DQS#[3] AP8 DDR3 1/0 SB\_DQS#[4] AR24 DDR3 1/0 DDR3 SB\_DQS#[5] AR32 1/0 1/0 SB\_DQS#[6] AR37 DDR3 SB\_DQS#[7] AM36 DDR3 1/0 AR13 DDR3 SB\_DQS#[8] 1/0 AR12 DDR3 1/0 SB\_ECC\_CB[0] SB\_ECC\_CB[1] AT13 DDR3 1/0 Table 8-1. Processor Pin List by Pin Name | | lairie | 1 | | |--------------|--------|-------------|------| | Pin Name | Pin # | Buffer Type | Dir. | | SB_ECC_CB[2] | AN15 | DDR3 | 1/0 | | SB_ECC_CB[3] | AP14 | DDR3 | 1/0 | | SB_ECC_CB[4] | AM12 | DDR3 | 1/0 | | SB_ECC_CB[5] | AN12 | DDR3 | 1/0 | | SB_ECC_CB[6] | AN14 | DDR3 | 1/0 | | SB_ECC_CB[7] | AP13 | DDR3 | 1/0 | | SB_MA[0] | AU20 | DDR3 | 0 | | SB_MA[1] | AU18 | DDR3 | 0 | | SB_MA[10] | AY25 | DDR3 | 0 | | SB_MA[11] | AW16 | DDR3 | 0 | | SB_MA[12] | AW15 | DDR3 | 0 | | SB_MA[13] | AW28 | DDR3 | 0 | | SB_MA[14] | AY12 | DDR3 | 0 | | SB_MA[15] | AV11 | DDR3 | 0 | | SB_MA[2] | AV18 | DDR3 | 0 | | SB_MA[3] | AU17 | DDR3 | 0 | | SB_MA[4] | AY18 | DDR3 | 0 | | SB_MA[5] | AV17 | DDR3 | 0 | | SB_MA[6] | AW17 | DDR3 | 0 | | SB_MA[7] | AU16 | DDR3 | 0 | | SB_MA[8] | AT17 | DDR3 | 0 | | SB_MA[9] | AY16 | DDR3 | 0 | | SB_ODT[0] | AU27 | DDR3 | 0 | | SB_ODT[1] | AU29 | DDR3 | 0 | | SB_ODT[2] | AV27 | DDR3 | 0 | | SB_ODT[3] | AU28 | DDR3 | 0 | | SB_RAS# | AW26 | DDR3 | 0 | | SB_WE# | AU26 | DDR3 | 0 | | SKTOCC# | AK38 | | 0 | | SM_DRAMPWROK | AH37 | Asynch CMOS | 1 | | SM_DRAMRST# | AV8 | DDR3 | 0 | | SM_RCOMP[0] | AG1 | Analog | I | | SM_RCOMP[1] | AD1 | Analog | I | | SM_RCOMP[2] | AE1 | Analog | 1 | | TAPPWRGOOD | AK34 | Asynch CMOS | 0 | | TCK | AN37 | TAP | Į. | | TDI | AM37 | TAP | I | | TDI_M | AF37 | TAP | I | | TDO | AM38 | TAP | 0 | | TDO_M | AF38 | TAP | 0 | | THERMTRIP# | AF35 | Asynch GTL | 0 | | TMS | AN40 | TAP | ı | | TRST# | AM39 | TAP | ı | | VAXG | A14 | PWR | | | | | 1 | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. VAXG A15 PWR VAXG A17 PWR VAXG A18 PWR VAXG B14 PWR VAXG B15 PWR VAXG B17 **PWR** VAXG B18 PWR VAXG C14 PWR VAXG C15 PWR VAXG C17 PWR PWR VAXG C18 VAXG C20 PWR VAXG C21 PWR VAXG D14 PWR VAXG D15 PWR VAXG D17 PWR VAXG D18 PWR VAXG D20 PWR VAXG D21 PWR VAXG E14 **PWR** VAXG E15 PWR VAXG PWR E17 VAXG E18 **PWR** VAXG E20 PWR VAXG F14 PWR F15 VAXG PWR VAXG F17 PWR VAXG F18 PWR VAXG F19 PWR VAXG G14 PWR VAXG G15 PWR VAXG G17 PWR VAXG G18 PWR VAXG H14 **PWR** H15 VAXG **PWR** VAXG H17 **PWR** VAXG J14 PWR VAXG J15 PWR VAXG J16 PWR VAXG K14 PWR PWR VAXG K15 VAXG K16 PWR VAXG L14 PWR VAXG L15 PWR Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |------------|-------|-------------|------| | VAXG | L16 | PWR | | | VAXG | M14 | PWR | | | VAXG | M15 | PWR | | | VAXG | M16 | PWR | | | VAXG_SENSE | A13 | Analog | | | VCC | A23 | PWR | | | VCC | A24 | PWR | | | VCC | A26 | PWR | | | VCC | A27 | PWR | | | VCC | A33 | PWR | | | VCC | A35 | PWR | | | VCC | A36 | PWR | | | VCC | B23 | PWR | | | VCC | B25 | PWR | | | VCC | B26 | PWR | | | VCC | B28 | PWR | | | VCC | B29 | PWR | | | VCC | B31 | PWR | | | VCC | B32 | PWR | | | VCC | B34 | PWR | | | VCC | B35 | PWR | | | VCC | B37 | PWR | | | VCC | B38 | PWR | | | VCC | C23 | PWR | | | VCC | C24 | PWR | | | VCC | C25 | PWR | | | VCC | C27 | PWR | | | VCC | C28 | PWR | | | VCC | C30 | PWR | | | VCC | C31 | PWR | | | VCC | C33 | PWR | | | VCC | C34 | PWR | | | VCC | C36 | PWR | | | VCC | C37 | PWR | | | VCC | C39 | PWR | | | VCC | D23 | PWR | | | VCC | D24 | PWR | | | VCC | D26 | PWR | | | VCC | D27 | PWR | | | VCC | D29 | PWR | | | VCC | D30 | PWR | | | VCC | D32 | PWR | | | VCC | D33 | PWR | | | VCC | D35 | PWR | | | | | | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. VCC D36 PWR VCC D38 PWR VCC D39 PWR VCC E22 PWR VCC E23 PWR VCC E25 **PWR** VCC E26 PWR VCC E28 PWR VCC E29 PWR VCC E31 PWR VCC PWR E32 VCC E34 PWR VCC E35 PWR VCC E37 PWR VCC E38 PWR VCC E40 PWR VCC F21 PWR VCC F22 PWR VCC F24 PWR VCC F25 **PWR** VCC F27 PWR VCC F28 PWR VCC F30 **PWR** VCC F31 PWR VCC PWR F33 VCC F34 PWR VCC F36 PWR PWR VCC F37 VCC F39 PWR VCC F40 PWR VCC G20 PWR VCC G21 PWR VCC G23 PWR VCC G24 **PWR** VCC PWR G26 VCC G27 **PWR** VCC G29 PWR VCC G30 PWR VCC G32 PWR VCC G33 PWR VCC PWR G35 VCC G36 PWR VCC G38 PWR VCC G39 PWR Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |----------|-------|-------------|------| | VCC | H19 | PWR | | | VCC | H20 | PWR | | | VCC | H22 | PWR | | | VCC | H23 | PWR | | | VCC | H25 | PWR | | | VCC | H26 | PWR | | | VCC | H28 | PWR | | | VCC | H29 | PWR | | | VCC | H31 | PWR | | | VCC | H32 | PWR | | | VCC | H34 | PWR | | | VCC | H35 | PWR | | | VCC | H37 | PWR | | | VCC | H38 | PWR | | | VCC | H40 | PWR | | | VCC | J18 | PWR | | | VCC | J19 | PWR | | | VCC | J21 | PWR | | | VCC | J22 | PWR | | | VCC | J24 | PWR | | | VCC | J25 | PWR | | | VCC | J27 | PWR | | | VCC | J28 | PWR | | | VCC | J30 | PWR | | | VCC | J31 | PWR | | | VCC | J33 | PWR | | | VCC | J34 | PWR | | | VCC | J36 | PWR | | | VCC | J37 | PWR | | | VCC | J39 | PWR | | | VCC | J40 | PWR | | | VCC | K17 | PWR | | | VCC | K18 | PWR | | | VCC | K20 | PWR | | | VCC | K21 | PWR | | | VCC | K23 | PWR | | | VCC | K24 | PWR | | | VCC | K26 | PWR | | | VCC | K27 | PWR | | | VCC | K29 | PWR | | | VCC | K30 | PWR | | | VCC | K32 | PWR | | | VCC | K33 | PWR | | | i | 1100 | 1 4417 | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. VCC K36 PWR VCC K38 PWR VCC K39 PWR VCC L17 PWR VCC L19 PWR VCC L20 **PWR** VCC L22 PWR VCC L23 PWR VCC L25 PWR VCC L26 PWR VCC L28 PWR VCC L29 PWR VCC L31 PWR VCC L32 PWR VCC L34 PWR VCC L35 PWR VCC L37 PWR VCC L38 PWR VCC L40 PWR VCC M17 **PWR** VCC M19 PWR VCC M21 PWR VCC M22 **PWR** VCC PWR M24 VCC M25 PWR VCC M27 PWR VCC M28 PWR VCC PWR M30 VCC M33 PWR VCC M34 PWR VCC M36 PWR VCC M37 PWR VCC PWR M39 VCC M40 **PWR** VCC N33 PWR VCC N35 PWR VCC N36 PWR VCC N38 PWR VCC N39 PWR VCC P33 PWR VCC PWR P34 VCC P35 PWR VCC P36 PWR VCC P37 PWR Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |----------------|-------|-------------|------| | VCC | P38 | PWR | | | VCC | P39 | PWR | | | VCC | P40 | PWR | | | VCC | R33 | PWR | | | VCC | R34 | PWR | | | VCC | R35 | PWR | | | VCC | R36 | PWR | | | VCC | R37 | PWR | | | VCC | R38 | PWR | | | VCC | R39 | PWR | | | VCC | R40 | PWR | | | VCC_NCTF | A38 | PWR | | | VCC_NCTF | C40 | PWR | | | VCC_SENSE | T35 | Analog | | | VCCPLL | AF7 | PWR | | | VCCPLL | AF8 | PWR | | | VCCPLL | AG8 | PWR | | | VCCPWRGOOD_0 | AH35 | Asynch | I | | VCCPWRGOOD_1 | AH36 | Asynch | I | | VDDQ | AJ11 | PWR | | | VDDQ | AJ13 | PWR | | | VDDQ | AJ15 | PWR | | | VDDQ | AT10 | PWR | | | VDDQ | AT18 | PWR | | | VDDQ | AT21 | PWR | | | VDDQ | AU11 | PWR | | | VDDQ | AV13 | PWR | | | VDDQ | AV16 | PWR | | | VDDQ | AV19 | PWR | | | VDDQ | AV22 | PWR | | | VDDQ | AV25 | PWR | | | VDDQ | AV28 | PWR | | | VDDQ | AW9 | PWR | | | VDDQ | AY11 | PWR | | | VDDQ | AY14 | PWR | | | VDDQ | AY17 | PWR | | | VDDQ | AY23 | PWR | | | VDDQ | AY26 | PWR | | | VID[0]/MSID[0] | U40 | CMOS | 1/0 | | VID[1]/MSID[1] | U39 | CMOS | 1/0 | | VID[2]/MSID[2] | U38 | CMOS | 1/0 | | VID[3]/CSC[0] | U37 | CMOS | 1/0 | | VID[4]/CSC[1] | U36 | CMOS | 1/0 | | VID[5]/CSC[2] | U35 | CMOS | 1/0 | | | | | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. U34 CMOS 1/0 VID[6] VID[7] U33 CMOS 1/0 VSS A16 GND VSS A25 GND VSS A28 GND VSS A34 GND VSS A37 GND VSS AA5 GND VSS AB3 GND VSS AB33 GND VSS AB34 GND AB35 GND VSS VSS AB36 GND VSS AB37 GND VSS AB38 GND VSS AB39 GND VSS AB40 GND VSS AB6 GND VSS AB8 GND VSS AC1 GND VSS AD5 GND VSS GND AD8 VSS AE3 GND VSS AE37 GND GND VSS AE7 VSS GND AF1 VSS AF40 GND VSS AF6 GND VSS AG34 GND VSS AG36 GND VSS AG7 GND VSS AH3 GND GND VSS AH33 VSS AH38 GND VSS AH5 GND VSS AJ1 GND VSS AJ12 GND AJ14 GND VSS VSS AJ16 GND VSS AJ18 GND VSS AJ20 GND VSS AJ22 GND VSS AJ24 GND VSS AJ26 GND Table 8-1. Processor Pin List by Pin Name | Name | | | | | |----------|-------|-------------|------|--| | Pin Name | Pin # | Buffer Type | Dir. | | | VSS | AJ28 | GND | | | | VSS | AJ30 | GND | | | | VSS | AJ33 | GND | | | | VSS | AJ34 | GND | | | | VSS | AJ40 | GND | | | | VSS | AJ6 | GND | | | | VSS | AJ9 | GND | | | | VSS | AK10 | GND | | | | VSS | AK17 | GND | | | | VSS | AK36 | GND | | | | VSS | AK4 | GND | | | | VSS | AK5 | GND | | | | VSS | AK8 | GND | | | | VSS | AL11 | GND | | | | VSS | AL13 | GND | | | | VSS | AL16 | GND | | | | VSS | AL19 | GND | | | | VSS | AL22 | GND | | | | VSS | AL25 | GND | | | | VSS | AL28 | GND | | | | VSS | AL3 | GND | | | | VSS | AL31 | GND | | | | VSS | AL34 | GND | | | | VSS | AL38 | GND | | | | VSS | AL7 | GND | | | | VSS | AM1 | GND | | | | VSS | AM40 | GND | | | | VSS | AM5 | GND | | | | VSS | AM9 | GND | | | | VSS | AN13 | GND | | | | VSS | AN20 | GND | | | | VSS | AN22 | GND | | | | VSS | AN25 | GND | | | | VSS | AN28 | GND | | | | VSS | AN31 | GND | | | | VSS | AN36 | GND | | | | VSS | AN4 | GND | | | | VSS | AN9 | GND | | | | VSS | AP12 | GND | | | | VSS | AP15 | GND | | | | VSS | AP16 | GND | | | | VSS | AP17 | GND | | | | VSS | AP20 | GND | | | | VSS | AP24 | GND | | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. VSS AP26 GND VSS AP27 GND VSS AP29 GND VSS AP33 GND VSS AP35 GND VSS AP38 GND VSS AP4 GND VSS AP7 GND VSS AP9 GND VSS AR1 GND VSS GND AR20 VSS AR23 GND VSS AR30 GND VSS AR40 GND VSS AT12 GND VSS AT14 GND VSS AT16 GND VSS AT2 GND VSS AT24 GND VSS AT27 GND VSS AT30 GND VSS AT34 GND VSS AT37 GND VSS GND AT5 AT8 GND VSS VSS AU32 GND VSS AU36 GND VSS GND AU6 VSS AU7 GND VSS AV3 GND VSS AV31 GND VSS AV34 GND GND VSS AV38 VSS AY33 GND VSS GND AY36 VSS AY4 GND VSS AY7 GND GND VSS B16 VSS B24 GND VSS B27 GND VSS GND B30 VSS B33 GND VSS B36 GND VSS B7 GND Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |----------|-------|-------------|------| | VSS | В9 | GND | | | VSS | C13 | GND | | | VSS | C16 | GND | | | VSS | C19 | GND | | | VSS | C22 | GND | | | VSS | C26 | GND | | | VSS | C29 | GND | | | VSS | C32 | GND | | | VSS | C35 | GND | | | VSS | C38 | GND | | | VSS | C5 | GND | | | VSS | D10 | GND | | | VSS | D12 | GND | | | VSS | D13 | GND | | | VSS | D16 | GND | | | VSS | D19 | GND | | | VSS | D22 | GND | | | VSS | D25 | GND | | | VSS | D28 | GND | | | VSS | D31 | GND | | | VSS | D34 | GND | | | VSS | D37 | GND | | | VSS | D4 | GND | | | VSS | D40 | GND | | | VSS | D5 | GND | | | VSS | D6 | GND | | | VSS | D8 | GND | | | VSS | E13 | GND | | | VSS | E16 | GND | | | VSS | E19 | GND | | | VSS | E21 | GND | | | VSS | E24 | GND | | | VSS | E27 | GND | | | VSS | E3 | GND | | | VSS | E30 | GND | | | VSS | E33 | GND | | | VSS | E36 | GND | | | VSS | E39 | GND | | | VSS | E4 | GND | | | VSS | F11 | GND | | | VSS | F13 | GND | | | VSS | F16 | GND | | | VSS | F2 | GND | | | VSS | F20 | GND | | Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |----------|-------|-------------|------| | VSS | F23 | GND | | | VSS | F26 | GND | | | VSS | F29 | GND | | | VSS | F32 | GND | | | VSS | F35 | GND | | | VSS | F38 | GND | | | VSS | F8 | GND | | | VSS | G13 | GND | | | VSS | G16 | GND | | | VSS | G19 | GND | | | VSS | G22 | GND | | | VSS | G25 | GND | | | VSS | G28 | GND | | | VSS | G31 | GND | | | VSS | G34 | GND | | | VSS | G37 | GND | | | VSS | G4 | GND | | | VSS | G40 | GND | | | VSS | G9 | GND | | | VSS | H11 | GND | | | VSS | H13 | GND | | | VSS | H16 | GND | | | VSS | H18 | GND | | | VSS | H2 | GND | | | VSS | H21 | GND | | | VSS | H24 | GND | | | VSS | H27 | GND | | | VSS | H30 | GND | | | VSS | H33 | GND | | | VSS | H36 | GND | | | VSS | H39 | GND | | | VSS | H5 | GND | | | VSS | H6 | GND | | | VSS | J13 | GND | | | VSS | J17 | GND | | | VSS | J20 | GND | | | VSS | J23 | GND | | | VSS | J26 | GND | | | VSS | J29 | GND | | | VSS | J32 | GND | | | VSS | J35 | GND | | | VSS | J38 | GND | | | VSS | J4 | GND | | | VSS | J7 | GND | | Table 8-1. Processor Pin List by Pin Name | Name | | | | | | |----------|-------|-------------|------|--|--| | Pin Name | Pin # | Buffer Type | Dir. | | | | VSS | J9 | GND | | | | | VSS | K11 | GND | | | | | VSS | K13 | GND | | | | | VSS | K19 | GND | | | | | VSS | K2 | GND | | | | | VSS | K22 | GND | | | | | VSS | K25 | GND | | | | | VSS | K28 | GND | | | | | VSS | K31 | GND | | | | | VSS | K34 | GND | | | | | VSS | K37 | GND | | | | | VSS | K40 | GND | | | | | VSS | K5 | GND | | | | | VSS | K6 | GND | | | | | VSS | L13 | GND | | | | | VSS | L18 | GND | | | | | VSS | L21 | GND | | | | | VSS | L24 | GND | | | | | VSS | L27 | GND | | | | | VSS | L30 | GND | | | | | VSS | L33 | GND | | | | | VSS | L36 | GND | | | | | VSS | L39 | GND | | | | | VSS | L4 | GND | | | | | VSS | L9 | GND | | | | | VSS | M13 | GND | | | | | VSS | M18 | GND | | | | | VSS | M2 | GND | | | | | VSS | M20 | GND | | | | | VSS | M23 | GND | | | | | VSS | M26 | GND | | | | | VSS | M29 | GND | | | | | VSS | M32 | GND | | | | | VSS | M35 | GND | | | | | VSS | M38 | GND | | | | | VSS | M5 | GND | | | | | VSS | M6 | GND | | | | | VSS | M7 | GND | | | | | VSS | N34 | GND | | | | | VSS | N37 | GND | | | | | VSS | N4 | GND | | | | | VSS | N40 | GND | | | | | VSS | P2 | GND | | | | | VSS | P5 | GND | | | | | | 1 | | | | | Table 8-1. Processor Pin List by Pin Name Pin Name Pin# **Buffer Type** Dir. R4 GND **VSS** VSS T33 GND VSS T36 GND VSS T37 GND VSS T38 GND VSS T39 GND VSS T5 GND VSS U4 GND VSS V5 GND VSS W33 GND VSS GND W34 VSS W35 GND VSS W36 GND VSS W37 GND VSS W38 GND VSS Y7 GND VSS SENSE T34 Analog VSS\_SENSE\_VTT AE36 Analog VSSAXG\_SENSE B13 Analog VTT AA33 **PWR** VTT AA34 PWR VTT PWR AA35 VTT AA36 **PWR** PWR VTT AA37 VTT PWR AA38 VTT PWR AB7 VTT AC33 PWR VTT PWR AC34 VTT AC35 PWR VTT AC36 PWR VTT AC37 PWR VTT AC38 PWR VTT AC39 PWR VTT AC40 **PWR** VTT PWR AC5 VTT AC8 PWR VTT AD33 PWR VTT AD34 PWR VTT AD35 PWR VTT AD36 PWR VTT PWR AD37 VTT AD38 PWR VTT AD39 PWR VTT AD40 PWR Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |----------|-------|-------------|------| | VTT | AE33 | PWR | | | VTT | AE34 | PWR | | | VTT | AE39 | PWR | | | VTT | AE40 | PWR | | | VTT | AE8 | PWR | | | VTT | AF33 | PWR | | | VTT | AG33 | PWR | | | VTT | AJ17 | PWR | | | VTT | AJ19 | PWR | | | VTT | AJ21 | PWR | | | VTT | AJ23 | PWR | | | VTT | AJ25 | PWR | | | VTT | AJ27 | PWR | | | VTT | AJ29 | PWR | | | VTT | AJ31 | PWR | | | VTT | AJ32 | PWR | | | VTT | AK19 | PWR | | | VTT | AK20 | PWR | | | VTT | AK21 | PWR | | | VTT | AL20 | PWR | | | VTT | AL21 | PWR | | | VTT | L10 | PWR | | | VTT | M10 | PWR | | | VTT | M11 | PWR | | | VTT | M9 | PWR | | | VTT | N7 | PWR | | | VTT | P6 | PWR | | | VTT | P7 | PWR | | | VTT | P8 | PWR | | | VTT | T2 | PWR | | | VTT | T6 | PWR | | | VTT | Т7 | PWR | | | VTT | Т8 | PWR | | | VTT | V2 | PWR | | | VTT | V33 | PWR | | | VTT | V34 | PWR | | | VTT | V35 | PWR | | | VTT | V36 | PWR | | | VTT | V37 | PWR | | | VTT | V38 | PWR | | | VTT | V39 | PWR | | | VTT | V40 | PWR | | | VTT | V6 | PWR | | | VTT | V7 | PWR | | Table 8-1. Processor Pin List by Pin Name | Pin Name | Pin # | Buffer Type | Dir. | |------------|-------|-------------|------| | VTT | V8 | PWR | | | VTT | W1 | PWR | | | VTT | W6 | PWR | | | VTT | Y33 | PWR | | | VTT | Y34 | PWR | | | VTT | Y35 | PWR | | | VTT | Y36 | PWR | | | VTT | Y37 | PWR | | | VTT | Y38 | PWR | | | VTT_SELECT | AF39 | CMOS | 0 | | VTT_SENSE | AE35 | Analog | | | VTTPWRGOOD | AG37 | Asynch CMOS | I | § §