S5496-B,F,W • N7496-B,F # DIGITAL 54/74 TTL SERIES #### DESCRIPTION This shift register consists of five R-S master-slave flip-flops connected to perform parallel-to-serial or serial-to-parallel conversion of binary data. Since both inputs and outputs to all flip-flops are accessible, parallel-in/parallel-out or serial-in/serial-out operation may be performed. All flip-flops are simultaneously set to the logical 0 state by applying a logical O voltage to the clear input. This condition may be applied independent of the state of the clock input. The flip-flops may be independently set to the logical 1 state by applying a logical 1 to both the preset input of the specific flip-flop and the common preset input. The common preset input is provided to allow flexibility of either setting each flip-flop independently or setting two or more flip-flops simultaneously. Preset is also independent of the state of the clock input or clear input. Transfer of information to the output pins occurs when the clock input goes from a logical 0 to a logical 1. Since the flip-flops are R-S master-slave circuits, the proper information must appear at the R-S inputs of each flip-flop prior to the rising edge of the clock input voltage waveform. The serial input provides this information to the first flip-flop, while the outputs of the subsequent flip-flops provide information for the remaining R-S inputs. The clear input must be at a logical 1 and the preset input must be at a logical 0 when clocking occurs. #### PIN CONFIGURATIONS #### **LOGIC DIAGRAM** ### RECOMMENDED OPERATING CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|------|-----|------|------| | Supply Voltage V <sub>CC</sub> (See Note 1): S5496 Circuits | 4.5 | 5 | 5.5 | V | | N7496 Circuits | 4.75 | 5 | 5.25 | V | | Normalized Fan-Out from Output | | | 10 | | | Width of Clock Pulse, tp(clock) | 35 | | | ns | | Width of Clear Pulse, tp(clear) | 30 | | | ns | | Width of Preset Pulse, tp(preset) | 30 | | 1 | ns | | Serial Input Setup Time, t <sub>setup</sub> | 30 | | ĺ | ns | | Serial Input Hold Time, t <sub>hold</sub> | 0 | | _ | ns | NOTE: 1. This voltage value is with respect to network ground terminal. ## SIGNETICS DIGITAL 54/74 TTL SERIES - S5496 ● N7496 #### ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|------------|-------------|------------|------------| | V <sub>in(1)</sub> | Input voltage required to ensure logical 1 at any input terminal | V <sub>CC</sub> = MIN | | 2 | | | v | | V <sub>in(0)</sub> | Input voltage required to ensure logical 0 at any input terminal | V <sub>CC</sub> = MIN | | | | 0.8 | v | | V <sub>out(1)</sub><br>V <sub>out(0)</sub> | Logical 1 output voltage Logical 0 output voltage Logical 1 level input current | $V_{CC} = MIN$ , $I_{load} = -400$ ,<br>$V_{CC} = MIN$ , $I_{sink} = 16$ mA | | 2.4 | 3.5<br>0.22 | 0.4 | v<br>v | | lin(1) | at any input except preset (pin 8 ) | $V_{CC} = MAX, V_{in} = 2.4V$<br>$V_{CC} = MAX, V_{in} = 5.5V$ | | | | 40<br>1 | μA<br>mA | | l <sub>in(1)</sub> | Logical 1 level input current at preset (pin 8) Logical 0 level input current | $V_{CC} = MAX, V_{in} = 2.4V$<br>$V_{CC} = MAX, V_{in} = 5.5V$ | | | | 200<br>1 | μA<br>mA | | l <sub>in(0)</sub> | at any input except preset (pin 8) | $V_{CC} = MAX, V_{in} = 0.4V$ | | | | -1.6 | m <b>A</b> | | lin(0) | Logical 0 level input current at preset (pin 8) | V <sub>CC</sub> = MAX, V <sub>in</sub> = 0.4V | | | | -8 | mA | | los | Short-circuit output current <sup>†</sup> | V <sub>CC</sub> = MAX, V <sub>out</sub> = 0 | S5496<br>N7496 | -20<br>-18 | | -57<br>-57 | mA<br>mA | | <sup>I</sup> cc | Supply current | V <sub>CC</sub> = MAX | \$5496<br>N7496 | | 48<br>48 | 68<br>79 | mA<br>mA | ## SWITCHING CHARACTERISTICS, $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , N = 10 | PARAMETER | | TEST | TEST CONDITIONS | | P MAX | UNIT | |------------------------------------------|-------------------------------|------------------------|----------------------|---|-------|------| | f <sub>max</sub> Maximum clock frequency | C <sub>L</sub> = 15pF, | R <sub>L</sub> = 400Ω | 10 | | MHz | | | | Propagation delay time to | | | | | | | <sup>t</sup> pd1 | logical 1 level from clock to | C <sub>L</sub> = 15pF, | $R_L = 400\Omega$ | 2 | 5 40 | ns | | | output | | | | | | | | Propagation delay time to | | | | | 1 | | <sup>t</sup> pd0 | logical 0 level from clock to | $C_L = 15pF$ , | $R_L = 400\Omega$ | 2 | 5 40 | ns | | | output | | | | | | | | Propagation delay time to | | | | | | | t <sub>pd1</sub> | logical 1 level from preset | C <sub>L</sub> = 15pF, | $R_L = 400\Omega$ | | 35 | ns | | | to output | | | | | | | | Propagation delay time to | | | | | | | t <sub>pd0</sub> | logical O level from preset | C <sub>L</sub> = 15pF, | $R_L = 400\Omega$ | | 8 40 | ns | | puo | to output | _ | | | | | | | Propagation delay time to | | | | | | | <sup>t</sup> pd0 | logical 0 level from clear | $C_1 = 15pF$ , | R <sub>L</sub> = 400 | | 55 | ns | | Puo | to output | _ | - | | | | <sup>\*</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable circuit type. \* All typical values are at $V_{CC}$ = 5V, $T_A$ = 25°C. † Not more than one output should be shorted at a time.