# NM24C03/C05/C09/C17 2K-/4K-/8K-/16K-Bit Serial EEPROM with Write Protect (I<sup>2</sup>C Synchronous 2-Wire Bus) # **General Description** The NM24C03/C05/C09/C17 devices are 2048/4096/8192/16,834 bits, respectively, of CMOS non-volatile electrically erasable memory. These devices conform to all specifications in the I<sup>2</sup>C 2-wire protocol, and are designed to minimize device pin count and simplify PC board layout requirements. The upper half of the memory can be disabled (Write Protected) by connecting the WP pin to $V_{CC}$ . This section of memory then becomes ROM. This communication protocol uses CLOCK (SCL) and DATA I/O (SDA) lines to synchronously clock data between the master (for example a microprocessor) and the slave EEP-ROM device(s). In addition, this bus structure allows for a maximum of 16K of EEPROM memory. This is supported by the NSC family in 2K, 4K, 8K and 16K devices, allowing the user to configure the memory as the application requires with any combination of EEPROMs (not to exceed 16K). National EEPROMs are designed and tested for applications requiring high endurance, high reliability, and low power consumption. ### **Features** - Hardwire write protect for upper block - Low Power CMOS - 2 mA active current typical - 60 μA standby current typical - 2-wire I2C serial interface - Provides bidirectional data transfer protocol - Sixteen byte page write mode - Minimizes total write time per byte - Self timed write cycle - Typical write cycle time of 5 ms - Endurance: 10<sup>6</sup> data changes - Data retention greater than 40 years - Packages available: 8 pin mini-DIP or 14 pin SO package # **Functional Diagram** TL/D/11100-1 # **Connection Diagrams** Dual-In-Line Package (N) Top View See NS Package Number N08E Pin Names | A0, A1, A2 | Device Address Inputs | | |-----------------|-----------------------|--| | V <sub>SS</sub> | Ground | | | SDA | Data I/O | | | SCL | Clock Input | | | V <sub>CC</sub> | +5V | | | WP | Write Protect | | | NC | No Connection | | ### SO Package (M) Top View See NS Package Number M14B # **Ordering Information** Commercial Temperature Range (0°C to +70°C) #### Order Number NM24C03N/NM24C05N/NM24C09N/NM24C17N NM24C03M/NM24C05M/NM24C09M/NM24C17M #### Extended Temperature Range (-40°C to +85°C) #### Order Number NM24C03EN/NM24C05EN/NM24C09EN/NM24C17EN NM24C03EM/NM24C05EM/NM24C09EM/NM24C17EM ### Military Temperature Range (-55°C to +125°C) #### **Order Number** NM24C03MN/NM24C05MN/NM24C09MN/NM24C17MN NM24C03MM/NM24C05MM/NM24C09MM/NM24C17MM # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground +6.5V to -0.3V Lead Temperature (Soldering, 10 sec.) **ESD Rating** +300°C # **Operating Conditions** Ambient Operating Temperature NM24C03/C05/C09/C17 NM24C03E/C05E/C09E/C17E NM24C03M/C05M/C09M/C17M (Mil. Temp.) Positive Power Supply (V<sub>CC</sub>) 0°C to +70°C -40°C to +85°C -55°C to +125°C 4.5V to 5.5V # DC and AC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ (unless otherwise specified) | Symbol | | | | | | | |-----------------|-----------------------------|------------------------------------|-----------------------|------------------|-----------------------|-------| | | Parameter | Test Conditions | Min | Typ.<br>(Note 1) | Max | Units | | ICCA | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz | | 2.0 | 3.0 | mA | | I <sub>SB</sub> | Standby Current | $V_{IN} = GND \text{ or } V_{CC}$ | | 60 | 100 | μΑ | | ILI_ | Input Leakage Current | $V_{IN} = GND \text{ to } V_{CC}$ | | 0.1 | 10 | μΑ | | 1 <sub>LO</sub> | Output Leakage Current | $V_{OUT} = GND \text{ to } V_{CC}$ | | 0.1 | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | V <sub>CC</sub> x 0.3 | ٧ | | V <sub>IH</sub> | Input High Voltage | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 3 mA | } | | 0.4 | V | # **Capacitance** $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Test | Conditions | Max | Units | |---------------------------|--------------------------------------------------------------------------------|-----------------------|-----|-------| | C <sub>I/O</sub> (Note 2) | Input/Output Capacitance (SDA) | V <sub>I/O</sub> = 0V | 8 | pF | | C <sub>IN</sub> (Note 2) | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL, WP) | V <sub>IN</sub> = 0V | 6 | pF | # A.C. Conditions of Test | Input Pulse Levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |-----------------------------------|------------------------------------------------| | Input Rise and<br>Fall Times | 10 ns | | Input and Output<br>Timing Levels | V <sub>CC</sub> × 0.5 | | Output Load | 1 TTL Gate and $C_L = 100 \text{ pF}$ | Note 1: Typical values are for $T_A=25^{\circ}C$ and nominal supply voltage (5V). Note 2: This parameter is periodically sampled and not 100% tested. | Symbol | Parameter | Min | Max | Units<br>kHz | | |--------------------------------------|---------------------------------------------------------------------|-----|------|--------------|--| | fscL | SCL Clock Frequency | | 100 | | | | T <sub>t</sub> | Noise Suppression Time<br>Constant at SCL, SDA Inputs | | 100 | ns | | | t <sub>AA</sub> | SCL Low to SDA Data Out Valid | 0.3 | 3.5 | μs | | | t <sub>BUF</sub> | Time the Bus Must Be Free<br>before a New Transmission<br>Can Start | 4.7 | | μ\$ | | | thd:STA | Start Condition Hold Time | 4.0 | | μs | | | t <sub>LOW</sub> | Clock Low Period | 4.7 | | μs | | | tHIGH | Clock High Period | 4.0 | | μs | | | t <sub>SU:STA</sub> | Start Condition Setup Time (for a Repeated Start Condition) | 4.7 | | μs | | | thd:dat | Data in Hold Time | 0 | | μs | | | t <sub>SU:DAT</sub> | Data in Setup Time | 250 | 10 m | ns | | | t <sub>R</sub> SDA and SCL Rise Time | | | 1 | μs | | | t <sub>F</sub> | SDA and SCL Fall Time | | 300 | ns | | | tsu:sто | Stop Condition Setup Time | 4.7 | | μs | | | t <sub>DH</sub> | Data Out Hold Time | 300 | | ns | | | twR (Note 3) | Write Cycle Time | | 10 | ms | | Note 3: The write cycle time (t<sub>WR</sub>) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24Cxx bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address. # **Bus Timing** TL/D/11100-4 #### BACKGROUND INFORMATION (I2C Bus) As mentioned, the I<sup>2</sup>C bus allows synchronous bidirectional communication between Transmitter/Receiver using the SCL (clock) and SDA (Data I/O) lines. All communication must be started with a valid START condition, concluded with a STOP condition and acknowledged by the Receiver with an ACKNOWLEDGE condition. In additon, since the I<sup>2</sup>C bus is designed to support other devices such as RAM, EPROM, etc., the device type identifier string must follow the START condition. For EEPROMs, this 4-bit string is 1010. As shown below, the EEPROMs on the I<sup>2</sup>C bus may be configured in any manner required, providing the total memory addressed does not exceed 16K (16,834 bits). EEPROM memory addressing is controlled by two methods: - Hardware configuring the A0, A1 and A2 pins (Device Address pins) with pull-up or pull-down resistors. ALL UNUSED PINS MUST BE GROUNDED (tied to V<sub>SS</sub>). - Software addressing the required PAGE BLOCK within the device memory array (as sent in the Slave Address string) Addressing an EEPROM memory location involves sending a command string with the following information: [DEVICE TYPE]-[DEVICE ADDRESS]-[PAGE BLOCK ADDRESS]-[BYTE ADDRESS] | | DEFINITIONS | | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | WORD | 8 bits (byte) of data. | | | | | | | | PAGE | 16 sequential addresses (one byte each) that may be programmed during a "Page Write" programming cycle. | | | | | | | | PAGE BLOCK | 2,048 (2K) bits organized into 16 pages of addressable memory. (8 bits) x (16 bytes) x (16 pages) = 2,048 bits | | | | | | | | MASTER | Any I <sup>2</sup> C device CONTROLLING the transfer of data (such as a microprocessor). | | | | | | | | SLAVE | Device being controlled (EEPROMs are always considered Slaves). | | | | | | | | TRANSMITTER | Device currently SENDING data on<br>the bus (may be either a Master OR<br>Slave). | | | | | | | | RECEIVER | Device currently receiving data on the bus (Master or Slave). | | | | | | | #### Note: The SDA pull-up resistor is required due to the open-drain/open-collector output of I<sup>2</sup>C bus devices. The SCL pull-up resistor is recommended because of the normal SCL line inactive "high" state. It is recommended that the total line capacitance be less than 400 pF. Specific timing and addressing considerations are described in greater detail in the following sections. | Device | | \ddress Pir | ıs | Memory Size | Number of | | |---------|-----------------|-----------------|-----------------|-------------|-------------|--| | DOVICE | A0 | A1 | A2 | memory Size | Page Blocks | | | NM24C03 | DA | DA | DA | 2048 Bits | 1 | | | NM24C05 | Vss | DA | DA | 4096 Bits | 2 | | | NM24C09 | V <sub>SS</sub> | Vss | DA | 8192 Bits | 4 | | | NM24C17 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | 16,384 Bits | 8 | | DA: Device Address # **Pin Descriptions** #### **SERIAL CLOCK (SCL)** The SCL input is used to clock all data into and out of the device. #### SERIAL DATA (SDA) SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. #### **DEVICE ADDRESS INPUTS (A0, A1, A2)** Device address pins A0, A1 and A2 are connected to $V_{CC}$ or $V_{SS}$ to configure the EEPROM address. The following table (Table A) shows the active pins across the NM24Cxx device family. TABLE A | | Device | AO | A1 | A2 | Effect | ts of Addresses | |---|---------|-----|-----|-----|-----------|--------------------------| | | NM24C02 | ADR | ADR | ADR | $2^3 = 8$ | $(8) \times (2K) = 16K$ | | ı | NM24C04 | Х | ADR | ADR | $2^2 = 4$ | $(4) \times (4K) = 16K$ | | 1 | NM24C08 | Х | Х | ADR | $2^1 = 2$ | $(2) \times (8K) = 16K$ | | | NM24C16 | Х | х | X | 20 = 1 | $(1) \times (16K) = 16K$ | ADR: Denotes an active pin used for device addressing X: Not used for addressing (must be tied to Ground/VSS) #### WP WRITE PROTECTION If tied to $V_{CC}$ , PROGRAM operations onto the upper half of the memory will not be executed. READ operations are possible. If tied to $V_{SS}$ , normal memory operation is enabled, READ/WRITE over the entire memory is possible. This feature allows the user to assign the upper half of the memory as ROM which can be protected against accidental programming. When write is disabled, slave address and word address will be acknowledged but data will not be acknowledged. # **Device Operation** The NM24C03/C05/C09/C17 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device that is controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the NM24Cxx is considered a slave in all applications. #### CLOCK AND DATA CONVENTIONS Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to Figures 1 and #### START CONDITION All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The NM24Cxx continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. # **Write Cycle Timing** FIGURE 3. Acknowledge Response from Receiver #### STOP CONDITION All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the NM24Cxx to place the device in the standby power mode. #### **ACKNOWLEDGE** Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to Figure 3. The NM24Cxx device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write operation have been selected, the NM24Cxx will respond with an acknowledge after the receipt of each subsequent eight bit word. In the read mode the NM24Cxx slave will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to the standby power mode. ### **Device Addressing** Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are those of the device type identifier, (see *Figure 4*). This is fixed as 1010 for all four devices: NM24C03, NM24C05, NM24C09 and NM24C17. ### **Device Addressing (Continued)** Refer to the following table for Slave Address string details: | Device | AO | A1 | A2 | Number of<br>Page Blocks | Page Block Addresses | |---------|----|----|----|--------------------------|----------------------| | NM24C02 | Α | Α | Α | 1 (2K) | (None) | | NM24C04 | Р | Α | A | 2 (4K) | 0 1 | | NM24C08 | Р | Р | A | 4 (8K) | 00 01 10 11 | | NM24C16 | Р | Р | P | 1 (16K) | 000 001 010 011 111 | A: Refers to a hardware configured Device Address pin P: Refers to an internal PAGE BLOCK memory segment All I<sup>2</sup>C EEPROMs use an internal protocol that defines a PAGE BLOCK size of 2K bits (for Word addresses 0000 through 1111). Therefore, address bits AO, A1 or A2 (if designated "P") are used to access a PAGE BLOCK in conjunction with the Word address used to access any individual data byte (Word). The last bit of the slave address defines whether a write or read condition is requested by the master. A "1" indicates that a read operation is to be executed and a "0" initiates the write mode. A simple review: After the NM24C03/C05/C09/C17 recognizes the start condition, the devices interfaced to the I<sup>2</sup>C bus wait for a slave address to be transmitted over the SDA line. If the transmitted slave address matches an address of one of the devices, the designated slave pulls the line LOW with an acknowledge signal and awaits further transmissions. # **Write Operations** #### **BYTE WRITE** For a write operation a second address field is required which is a word address that is comprised of eight bits and provides access to any one of the 256 words in the selected page of memory. Upon receipt of the word address the NM24Cxx responds with an acknowledge and waits for the next eight bits of data, again, responding with an acknowledge. The master then terminates the transfer by generating a stop condition, at which time the NM24Cxx begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress the NM24Cxx inputs are disabled, and the device will not respond to any requests from the master. Refer to Figure 5 for the address, acknowledge and data transfer sequence. ### Write Operations (Continued) #### **PAGE WRITE** The NM24Cxx is capable of a sixteen byte page write operation. It is initiated in the same manner as the byte write operation; but instead of terminating the write cycle after the first data word is transferred, the master can transmit up to fifteen more words. After the receipt of each word, the NM24Cxx will respond with an acknowledge. After the receipt of each word, the internal address counter increments to the next address and the next SDA data is accepted. If the master should transmit more than sixteen words prior to generating the stop condition, the address counter will "roll over" and the previously written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to Figure 6 for the address, acknowledge and data transfer sequence. #### **ACKNOWLEDGE POLLING** Once the stop condition is issued to indicate the end of the host's write operation, the NM24Cxx initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the NM24Cxx is still busy with the write operation, no ACK will be returned. If the NM24Cxx has completed the write operation, an ACK will be returned and the host can then proceed with the next read or write operation. #### WRITE PROTECTION Programming of the upper half of the memory will not take place if the WP pin of the NM24Cxx is connected to V<sub>CC</sub> (+5V). The NM24Cxx will accept slave and word addresses; but if the memory accessed is write protected by the WP pin, the NM24Cxx will not generate an acknowledge after the first byte of data has been received, and thus the program cycle will not be started when the stop condition is asserted. ### **Read Operations** Read operations are initiated in the same manner as write operations, with the exception that the $R/\overline{W}$ bit of the slave address is set to a one. There are three basic read operations: current address read, random read and sequential read. #### **CURRENT ADDRESS READ** Internally the NM24Cxx contains an address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation would access data from address n + 1. Upon receipt of the slave address with R/ $\overline{\mathbb{W}}$ set to one, the NM24Cxx issues an acknowledge and transmits the eight bit word. The master will not acknowledge the transfer but does generate a stop condition, and therefore the NM24Cxx discontinues tranmission. Refer to Figure 7 for the sequence of address, acknowledge and data transfer. #### **RANDOM READ** Random read operations allow the master to access any memory location in a random manner. Prior to issuing the slave address with the R/ $\overline{W}$ bit set to one, the master must first perform a "dummy" write operation. The master issues a start condition, slave address and then the word address it is to read. After the word address acknowledge, the master immediately reissues the start condition and the slave address with the R/ $\overline{W}$ bit set to one. This will be followed by an acknowledge from the NM24Cxx and then by the eight bit word. The master will not acknowledge the transfer but does generate the stop condition, and therefore the NM24Cxx discontinues transmission. Refer to Figure 8 for the address, acknowledge and data transfer sequence. # Read Operations (Continued) #### **SEQUENTIAL READ** Sequential reads can be initiated as either a current address read or random access read. The first word is transmitted in the same manner as the other read modes; however, the master now responds with an acknowledge, indicating it requires additional data. The NM24Cxx continues to output data for each acknowledge received. The read operation is terminated by the master not responding with an acknowledge or by generating a stop condition. The data output is sequential, with the data from address n followed by the data from n + 1. The address counter for read operations increments all word address bits, allowing the entire memory contents to be serially read during one operation. After the entire memory has been read, the counter "rolls over" and the NM24Cxx continues to output data for each acknowledge received. Refer to Figure 9 for the address, acknowledge and data transfer sequence. FIGURE 9. Sequential Read