# NM93CS06L/CS46L/CS56L/CS66L 256-/1024-/2048-/4096-Bit Serial EEPROM with Extended Voltage (2.0V to 5.5V) and Data Protect # **General Description** The NM93CS06L/CS46L/CS56L/CS66L devices are 256/1024/2048/4096 bits, respectively, of non-volatile electrically erasable memory divided into 16/64/128/256 x 16-bit registers (addresses). The NM93CSxxL Family functions in an extended voltage operating range and is fabricated using National Semiconductor's floating gate CMOS technology for high reliability, high endurance and low power consumption. N registers (N $\leq$ 16, N $\leq$ 64, N $\leq$ 128, N $\leq$ 256) can be protected against data modification by programming the Protect Register with the address of the first register to be protected against data modification. Additionally, this address can be "locked" into the device, making all future attempts to change data impossible. These devices are available in an SO package for small space considerations. The serial interface that control these EEPROMs is MICROWIRE™ compatible, providing simple interfacing to standard microcontrollers and microprocessors. There are a total of 10 instructions, 5 which operate on the EEPROM memory and 5 which operate on the Protect Register. The memory instructions are READ. WRITE, WRITE ALL, WRITE ENABLE, and WRITE DISABLE. The Protect register instructions are PRREAD, PRWRITE, PREN, PRCLEAR, and PRDS. #### **Features** - Sequential register read - Write protection in a user defined section of memory - 2.0V to 5.5V operating range in read mode - 2.5V to 5.5V operating range in other modes - Typical active current of 400 μA; typical standby current of 25 μA - Direct Write - Reliable CMOS floating gate technology - MICROWIRE compatible serial I/O - Self timed write cycle - Device status during programming mode - 40 year data retention - Endurance: 106 data changes - Packages Available: 8-pin SO, 8-pin DIP TL/D/10044-1 # **Block Diagram** # **Connection Diagrams** Dual-In-Line Package (N) and 8-Pin SO Package (M8) See NS Package Number N08E (N) See NS Package Number M08A (M8) #### Pin Names | | riii Naiiles | | | | | | |-----|-------------------------|--|--|--|--|--| | cs | Chip Select | | | | | | | SK | Serial Data Clock | | | | | | | DI | Serial Data Input | | | | | | | DO | Serial Data Output | | | | | | | GND | Ground | | | | | | | PE | Program Enable | | | | | | | PRE | Protect Register Enable | | | | | | | Vcc | Power Supply | | | | | | | | | | | | | | #### PIN OUT: SO Package (M) See NS Package Number M14A (M) # **Ordering Information** Commercial Temp. Range (0°C to +70°C) #### Order Number NM93CS06LN/NM93CS46LN/NM93CS56LN/NM93CS66LN NM93CS06LM8/NM93CS46LM8/NM93CS56LM8/NM93CS66LM\* #### Extended Temp. Range (-40°C to +85°C) #### **Order Number** NM93CS06LEN/NM93CS46LEN/NM93CS56LEN/NM93CS66LEN NM93CS06LEM8/NM93CS46LEM8/NM93CS56LEM8/NM93CS56LEM8/NM93CS66LEM\* Note: 14-pin SO availability on the 93CS06, CS46 and CS56, contact your local National Semiconductor Sales Office. <sup>\*</sup>The NM93CS66 is available in 8-pin DIP and 14-pin SO only. # **LOW VOLTAGE (<4.5) SPECIFICATIONS** # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground +6.5 V to -0.3 V Lead Temperature (Soldering, 10 sec.) ESD rating +300°C # **Operating Conditions** Ambient Operating Temperature NM93CSxxL NM93CSxxLE Power Supply (V<sub>CC</sub>) Range Read Mode All Other Modes 0°C to +70°C -40°C to +85°C > 2.0V to 5.5V 2.5V to 5.5V #### DC and AC Electrical Characteristics | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |--------------------------------------|-------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------|-----------------------------|---------------------------------------------|-------| | V <sub>RPP</sub> | Power Supply Ripple | | Peak-to-Peak<br>(Note 5) | | 0.1 V <sub>CC</sub> | ٧ | | I <sub>CC1</sub> | Operating Current<br>CMOS Input Levels | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | CS = V <sub>IH</sub> , SK = 250 kHz | | 2<br>2 | mA | | ICC2 | Operating Current<br>TTL Input Levels | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CSS66LE | $CS = V_{IH}, SK = 250 \text{ kHz}$ $4.5V \le V_{CC} \le 5.5V$ | | 3 | mA | | I <sub>CC3</sub> | Standby Current | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | CS = 0V | | 50<br>50 | μА | | I <sub>IL</sub> | Input Leakage | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | $V_{IN} = 0V \text{ to } V_{CC}$ | -2.5<br>-10 | 2.5<br>10 | μΑ | | loL | Output Leakage | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CSS66LE | V <sub>OUT</sub> = 0V to V <sub>CC</sub> | -2.5<br>-10 | 2.5<br>10 | μΑ | | V <sub>IL1</sub><br>V <sub>IH1</sub> | Input Low Voltage<br>Input High Voltage | | 4.5V≤V <sub>CC</sub> ≤5.5V | 2 | 0.8 | ٧ | | V <sub>IL2</sub><br>V <sub>IH2</sub> | Input Low Voltage<br>Input High Voltage | | 2V≤V <sub>CC</sub> ≤4.5V | -0.1<br>0.8 V <sub>CC</sub> | 0.15 V <sub>CC</sub><br>V <sub>CC</sub> + 1 | > | | V <sub>OL1</sub><br>V <sub>OH1</sub> | Output Low Voltage<br>Output High Voltage | | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = 2.1 \text{ mA}$ $I_{OH} = -400 \mu\text{A}$ | 2.4 | 0.4 | ٧ | | V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage | | $2V \le V_{CC} \le 4.5V$ $I_{OL} = 10 \mu A$ $I_{OH} = -10 \mu A$ | 0.9 V <sub>CC</sub> | 0.1 <b>V</b> <sub>CC</sub> | ٧ | | f <sub>SK</sub> | SK Clock Frequency | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | | 0 | 250<br>250 | kHz | | tskH | SK High Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 2) | 1 1 | | μs | | tskl | SK Low Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 2) | 1 | | μs | | <sup>t</sup> sks | SK Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to CS | 50<br>50<br>100 | | ns | | tcs | Minimum CS<br>Low Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 3) | 1 | | μs | | tcss | CS Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 0.2<br>0.2 | | μs | | t <sub>PRES</sub> | PRE Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 0.2<br>0.2 | | μs | # LOW VOLTAGE (<4.5) SPECIFICATIONS (Continued) # DC and AC Electrical Characteristics (Continued) | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |------------------|---------------------------------------------------------------|----------------------------------------------|----------------------------------|------------|------------|-------| | tpes | PE Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 0.2<br>0.2 | | μs | | t <sub>DIS</sub> | DI Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 0.4<br>0.4 | | μs | | t <sub>DH</sub> | DO Hold Time | | Relative to SK | 10 | | ns | | <sup>t</sup> CSH | CS Hold Time | | Relative to SK | 0 | | μs | | t <sub>PEH</sub> | PE Hold Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to CS<br>Relative to CS | 0.4<br>0.4 | | μs | | tpreh | PRE Hold Time | | Relative to SK | 0 | | μs | | t <sub>DIH</sub> | DI Hold Time | | Relative to SK | 0.4 | | μs | | t <sub>PD1</sub> | Output Delay to "1" NM93CS06L-NM93CS66L NM93CS06LE-NM93CS66LE | | AC Test | | 2 2 | μs | | t <sub>PD0</sub> | Output Delay to "0" | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test | | 2<br>2 | μs | | t <sub>SV</sub> | CS to Status Valid NM93CS06L-NM93CS66L NM93CS06LE-NM93CS66LE | | AC Test | | 1 | μs | | t <sub>DF</sub> | CS to DO in TRI-STATE® | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | CS = V <sub>IL</sub><br>AC Test | | 0.4<br>0.4 | μs | | t <sub>WP</sub> | Write Cycle Time | | | | 15 | ms | # Capacitance (Note 4) T<sub>A</sub> = 25°C, f = 1MHz | Symbol | Test | Max | Units | |------------------|--------------------|-----|-------| | C <sub>OUT</sub> | Output Capacitance | 5 | pF | | C <sub>IN</sub> | Input Capacitance | 5 | pF | ### **AC Test Conditions** | | Output Load: 1 TTL Gate and C <sub>L</sub> = 100 pF | | | | | |-------------------------------|-----------------------------------------------------------------|----------------------------|--|--|--| | V <sub>CC</sub> Range | AC Test Conditions | | | | | | | Input Pulse Levels | 0.8V and 2.0V | | | | | 4.5V < V <sub>CC</sub> < 5.5V | Timing Measurement Level (V <sub>IL</sub> /V <sub>IN</sub> ): | 0.9V and 1.9V | | | | | | Timing Measurement Level (V <sub>OL</sub> /V <sub>OH</sub> ): | 0.8V and 2.0V | | | | | | (TTL Load Conditions: I <sub>OL</sub> = 2.1 mA; I <sub>O</sub> | $_{\rm H} = -0.4 \rm mA)$ | | | | | | Input Pulse Levels: | 0.3V and 1.8V | | | | | 2.0V < V <sub>CC</sub> < 4.5V | Timing Measurement Level (VIL/VIH): | 0.4V and 1.6V | | | | | | Timing Measurement Level (V <sub>OL</sub> /V <sub>OH</sub> ): | 0.8V and 1.6V | | | | | | (CMOS Load Conditions: I <sub>OL</sub> = 10 μA; I <sub>OL</sub> | $OH = -10 \mu A$ | | | | Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The above SK frequency specifies a minimum SK clock period of 4 µs; therefore, in an SK clock cycle, tSKH + tSKL must be greater than or equal to 4 µs. For example, if $t_{SKL}=1~\mu s$ , then the minimum $t_{SKH}=3~\mu s$ in order to meet the SK frequency specification. Note 3: CS must be brought low for a minimum of 1 µs (I<sub>CS</sub>) between consecutive instruction cycles. Note 4: This parameter is periodically sampled and not 100% tested. Note 5: Rate of voltage change must be less than 0.5 V/ms. # STANDARD VOLTAGE (4.5 $\leq$ V $\leq$ 5.5) SPECIFICATIONS # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground **ESD Rating** +6.5V to -0.3V Lead Temp. (Soldering, 10 second) + 300°C # **Operating Conditions** Ambient Operating Temperature NM93CSxxL NM93CSxxLE 0°C to +70°C -40°C to +85°C Power Supply (V<sub>CC</sub>) 4.5V to 5.5V # DC and AC Electrical Characteristics $V_{CC} = 4.5 V$ to 5.5V unless otherwise specified Throughout this table "M" refers to temperature range ( $-55^{\circ}C$ to $+125^{\circ}C$ ) not package. | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |--------------------------------------|-------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|----------------------|---------------------------|-------| | ICC1 | Operating Current<br>CMOS Input Levels | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | $CS = V_{IH}$ , $SK = 1.0 MHz$<br>SK = 1.0 MHz | | 2<br>2 | mA | | ICC2 | Operating Current<br>TTL Input Levels | NM93CS06L-NM93CS66L | | | 3<br>3 | mA | | Icc3 | Standby Current | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | | 50<br>50 | μА | | | l <sub>IL</sub> | Input Leakage | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | 1 111 | | | | | loL | Output Leakage | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | 1001 | | 2.5<br>10 | μА | | V <sub>IL</sub><br>V <sub>IH</sub> | Input Low Voltage<br>Input High Voltage | | | -0.1<br>2 | 0.8<br>V <sub>CC</sub> +1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | NM93CS06LE-NM93CS66LE<br>NM93CS06LE-NM93CS66LE | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OL} = 2.1 \text{ mA}$ | | 0.4<br>0.4 | ٧ | | V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage | | $I_{OL} = 10 \mu A$ $I_{OL} = -10 \mu A$ | V <sub>CC</sub> -0.2 | 0.2 | _ v | | fsk | SK Clock Frequency | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | | 0 | 1 | MHz | | t <sub>SKH</sub> | SK High Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 2)<br>(Note 2) | 250<br>300 | | ns | | tskL | SK Low Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 2)<br>(Note 2) | 250<br>250 | ] | ns | | tcs | Minimum CS<br>Low Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | (Note 4)<br>(Note 4) | 250<br>250 | | ns | | tcss | CS Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 50<br>50 | | ns | | t <sub>PRES</sub> | PRE Setup Time | NM93CS06L-NM93CS66L Relative to SK NM93CS06LE-NM93CS66LE | | 50<br>50 | | ns | | t <sub>DH</sub> | DO Hold Time | | Relative to SK | 10 | | ns | # STANDARD VOLTAGE (4.5 $\leq$ V $\leq$ 5.5) SPECIFICATIONS (Continued) DC and AC Electrical Characteristics V<sub>CC</sub> = 4.5V to 5.5V unless otherwise specified Throughout this table "M" refers to temperature range (-55°C to +125°C) not package. (Continued) | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |-------------------|------------------------|----------------------------------------------|----------------------------------|------------|------------|-------| | t <sub>PES</sub> | PE Setup Time | Relative to SK | 50<br>50 | | ns | | | IDIS | DI Setup Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to SK | 100<br>100 | | ns | | t <sub>CSH</sub> | CS Hold Time | | Relative to SK | 0 | | ns | | 1 <sub>PEH</sub> | PE Hold Time | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | Relative to CS<br>Relative to CS | 250<br>250 | | ns | | t <sub>PREH</sub> | PRE Hold Time | | Relative to SK | 0 | | ns | | t <sub>DIH</sub> | DI Hold Time | | Relative to SK | 20 | | ns | | t <sub>PD1</sub> | Output Delay to "1" | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test | | 500<br>500 | ns | | t <sub>PD0</sub> | Output Delay to "0" | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test | | 500<br>500 | ns | | tsv | CS to Status Valid | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test | | 500<br>500 | ns | | t <sub>DF</sub> | CS to DO in TRI-STATE® | NM93CS06L-NM93CS66L<br>NM93CS06LE-NM93CS66LE | AC Test<br>CS = V <sub>IL</sub> | | 100<br>100 | ns | | t <sub>WP</sub> | Write Cycle Time | | | | 10 | ms | # Capacitance (Note 6) T<sub>A</sub> = 25°C f = 1 MHz | Symbol | Test | Max | Units | |-----------------|--------------------|-----|-------| | Cout | Output Capacitance | 5 | pF | | C <sub>IN</sub> | Input Capacitance | 5 | pF | Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The SK frequency specification for Commercial and Extended parts specifies a minimum SK clock period of 1 microsecond; therefore, in an SK clock cycle, tskh + tskl must be greater than or equal to 1 microsecond. For example, if tskl = 250 ns, then the minimum tskh = 750 ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Military Temperature parts specifies a minimum SK clock period of 2 microseconds; therefore, in an SK clock cycle, t<sub>SKH</sub> + t<sub>SKL</sub> must be greater than or equal to 2 microseconds. For example, if t<sub>SKL</sub> = 500 ns, then the minimum t<sub>SKH</sub> = 1.5 microseconds in order to meet the SK frequency specification. Note 4: For Commercial and Extended parts, CS must be brought low for a minimum of 250 ns (tcs) between consecutive instruction cycles. Note 5: For Military Temperature parts, CS must be brought low for a minimum of 500 ns (tcs) between consecutive instruction cycles, Note 6.: This parameter is periodically sampled and not 100% tested. # **Functional Description** The extended voltage EEPROMs of the NM93CSxxL Family have 10 instructions as described below. Note that there is a difference in the length of the instruction for the NM93CS06L and NM93CS46L vs. the NM93CS56L and NM93CS66L since the two larger devices require 2 additional address bits which are not required for the smaller devices. Within the two groups of devices the number of address bits remain constant even though in some cases the most significant bit(s) are not used. In every instruction, the first bit is always a "1" and is viewed as a start bit. The next 8 or 10 bits, depending on device size, carry the op code and address. The address is either 6 or 8 bits, depending on the device size. #### Read and Sequential Register Read (READ): The Read (READ) instruction outputs serial data on the D0 pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the **Sequential Read** mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained. #### Write Enable (WEN): When $V_{CC}$ is applied to the part, it "powers up" in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed, programming remains enabled until a Write Disable (WDS) instruction is executed or $V_{CC}$ is removed from the part. #### Write (WRITE): The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is allocated to the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The PE pin MUST be held high while loading the WRITE instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". The D0 pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). D0 = logical 0 indicates that programming is still in progress. D0 = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and that the part is ready for another instruction. #### Write All (WRALL): The Write All (WRALL) instruction is valid only when the Protect Register has been cleared by executing a PRCLEAR instruction. The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin MUST be held high while loading the WRALL instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (tcs). #### Write Disable (WDS): To protect against accidental data disturb, the Write Disable (WDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions. #### Protect Register Read (PRREAD): The Protect Register Read (PRREAD) instruction outputs the address stored in the Protect Register on the DO pin. The PRE pin MUST be held high while loading the instruction. Following the PRREAD instruction the 6- or 8-bit address stored in the memory protect register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 6- or 8-bit address string. #### Protect Register Enable (PREN): The Protect Register Enable (PREN) instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins MUST be held high while loading the instruction. Note that a PREN instruction must **immediately** precede a PRCLEAR, PRWRITE, or PRDS instruction. #### **Protect Register Clear (PRCLEAR):** The Protect Register Clear (PRCLEAR) instruction clears the address stored in the Protect Register and therefore enables all registers for the WRITE and WRALL instruction. The PRE and PE pins must be held high while loading the instruction; however, after loading the PRCLEAR instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must immediately precede a PRCLEAR instruction. The Protect Register will be read as 0s after it is cleared. #### **Protect Register Write (PRWRITE):** The Protect Register Write (PRWRITE) instruction is used to write into the Protect Register which is the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction, the Protect Register must first be cleared by executing a PRCLEAR operation and the PRE and PE pins must be held high while loading the instruction; however, after loading the PRWRITE instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must immediately precede a PRWRITE instruction. #### Protect Register Disable (PRDS): The Protect Register Disable (PRDS) instruction is a **one** time only instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins **must** be held high while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care". Note that a PREN instruction must immediately precede a PRDS instruction. | Instruc | tion | Set for | the NM | 193CS0 | 6L aı | nd N | IM93CS46L | |-------------|------|---------|---------|--------|-------|------|----------------------------------------------------------------------------------------------------------------------------------| | Instruction | SB | Op Code | Address | Data | PRE | PE | Comments | | READ | 1 | 10 | A5-A0 | | 0 | х | Reads data stored in memory, starting at specified address. | | WEN | 1 | 00 | 11XXXX | | 0 | 1 | Write enable must precede all programming modes. | | WRITE | 1 | 01 | A5-A0 | D15-D0 | 0 | 1 | Writes register if address is unprotected. | | WRALL | 1 | 00 | 01XXXX | D15-D0 | 0 | 1 | Writes all registers. Valid only when Protect Register is cleared. | | WDS | 1 | 00 | 00XXXX | | 0 | х | Disables all programming instructions. | | PRREAD | 1 | 10 | XXXXXX | | 1 | х | Reads address stored in Protect Register. | | PREN | 1 | 00 | 11XXXX | | 1 | 1 | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions. | | PRCLEAR | 1 | 11 | 111111 | | 1 | 1 | Clears the Protect Register so that no registers are protected from WRITE. Cleared state is read as 0's. | | PRWRITE | 1 | 01 | A5-A0 | | 1 | 1 | Programs address into Protect Register. Thereafter, memory addresses ≥ the address in Protect Register are protected from WRITE. | | PRDS | 1 | 00 | 000000 | | 1 | 1 | One time only instruction after which the address in the<br>Protect Register cannot be altered. | # Instruction Set for the NM93CS56L and NM93CS66L | Instruction | SB | Op Code | Address | Data | PRE | PE | Comments | |-------------|----|---------|----------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------| | READ | 1 | 10 | A7-A0 | | 0 | Х | Reads data stored in memory, starting at specified address | | WEN | 1 | 00 | 11XXXXXX | | 0 | 1 | Write enable must precede all programming modes. | | WRITE | 1 | 01 | A7-A0 | D15-D0 | 0 | 1 | Writes register if address is unprotected. | | WRALL | 1 | 00 | 01XXXXXX | D15-D0 | 0 | 1 | Writes all registers. Valid only when Protect Register is cleared. | | WDS | 1 | 00 | 00XXXXXX | | 0 | Х | Disables all programming instructions. | | PRREAD | 1 | 10 | XXXXXXX | | 1 | Х | Reads address stored in Protect Register. | | PREN | 1 | 00 | 11XXXXXX | | 1 | 1 | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions. | | PRCLEAR | 1 | 11 | 11111111 | | 1 | 1 | Clears the "protect register" so that no registers are protected from WRITE. Cleared state is read as 0's. | | PRWRITE | 1 | 01 | A7-A0 | | 1 | 1 | Programs address into Protect Register. Thereafter, memory addresses ≥ the address in Protect Register are protected from WRITE. | | PRDS | 1 | 00 | 00000000 | | 1 | 1 | One time only instruction after which the address in the<br>Protect Register cannot be altered. | # **Timing Diagrams** #### **Synchronous Data Timing** $^{\bullet}$ This is the minimum SK period (Note 2). †t<sub>SKS</sub> is not needed if DI = V<sub>IL</sub> when CS is going active (HIGH). \*Address bit A7 becomes "don't care" for NM93CS56L. \*Address bits A5 and A4 become "don't cares" for NM93CS06L. <sup>†</sup>The memory automatically cycles to the next register. # TL/D/10044-6 \*The NM93CS56L and NM93CS66L require a minimum of 11 clock cycles. The NM93CS06L and NM93CS46L require a minimum of 9 clock cycles. TL/D/10044-7 TL/D/10044-8 \*The NM93CS56L and NM93CS66L require a minimum of 11 clock cycles. The NM93CS06L and NM93CS46L require a minimum of 9 clock cycles. . Address bit A7 becomes a "don't care" for NM93CS56L. <sup>.</sup> Address bits A5 and A4 become "don't cares" for NM93CS06L. TL/D/10044-10 # Timing Diagrams (Continued) WRALL: PRE = 0 PE BUSY READY DO -\*Don't care TL/D/10044-9 †Protect Register MUST be cleared. PRREAD: PE = X •Address bits A5 and A4 become "don't cares" for NM93CS06L. •Address bit A7 becomes "don't care" for NM93CS56L. # Timing Diagrams (Continued) TL/D/10044-13 †Protect Register MUST be cleared before a PRWRITE cycle. A PREN cycle must Immediately precede a PRWRITE cycle. \*ONE TIME ONLY instruction. A PREN cycle must Immediately precede a PRDS cycle. <sup>\*</sup>Address bit A7 becomes a "don't care" for NM93CS56L. <sup>\*</sup>Address bits A5 and A4 become "don't cares" for NM93CS06L.