# Ultralow Offset Voltage Operational Amplifier 0P07 #### **FEATURES** | • | Low V <sub>OS</sub> | |---|------------------------------------------| | • | Low V <sub>OS</sub> Drift 0.6 µV/° C Max | | | Ultra-Stable vs Time 1.0 μV/Month Max | | • | Low Noise 0.6μV <sub>p-p</sub> Max | | | Wide Input Voltage Range ± 14V | | | Wide Supply Voltage Range ±3V to ±18V | - Fits 725, 108A/308A, 741, AD510 Sockets - 125° C Temperature-Tested Dice #### ORDERING INFORMATION † | T <sub>A</sub> = +25°C | | Č | P/ | ACKAGE | | OPERATING | |------------------------|---------------|---------|---------|----------------------|------------|-------------| | | Vos MAX | х | CERDIP | PLASTIC | LCC | TEMPERATURE | | | (μ <b>V</b> ) | TO-99 | 8-PIN | 8-PIN | 20-CONTACT | RANGE | | | 25 | OP07AJ* | OP07AZ* | | | MIL | | | 75 | OP07EJ | OP07EZ | OP07EP | _ | COM | | | 75 | OP07J* | OP07Z* | _ | OP07RC/88 | 3 MIL | | | 150 | OP07CJ | OP07CZ | OP07CP | _ | XIND | | | 150 | _ | _ | OP07CS <sup>††</sup> | _ | XIND | | | 150 | OP07DJ | | OP07DP | _ | XIND | - \* For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - † Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. - the For availability and burn-in information on SO and PLCC packages, contact your local sales office. #### **GENERAL DESCRIPTION** The OP-07 has very low input offset voltage ( $25\mu V$ max for OP-07A) which is obtained by trimming at the wafer stage. These low offset voltages generally eliminate any need for external nulling. The OP-07 also features low input bias current ( $\pm 2nA$ for OP-07A) and high open-loop gain (300V/mV for OP-07A). The low offsets and high open-loop gain make the OP-07 particularly useful for high-gain instrumentation applications. The wide input voltage range of $\pm$ 13V minimum combined with high CMRR of 110dB (OP-07A) and high input impedace provides high accuracy in the noninverting circuit configuration. Excellent linearity and gain accuracy can be maintained even at high closed-loop gains. Stability of offsets and gain with time or variations in temperture is excellent. The accuracy and stability of the OP-07, even at high gain, combined with the freedom from external nulling have made the OP-07 a new industry standard for instrumentation and military applications. The OP-07 is available in five standard performance grades. The OP-07A and the OP-07 are specified for operation over the full military range of $-55^{\circ}$ C to $+125^{\circ}$ C; the OP-07E is specified for operation over the 0°C to $+70^{\circ}$ C range, and OP-07C and D over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. The OP-07 is available in hermetically-sealed TO-99 metal can or ceramic 8-pin Mini-DIP, and in epoxy 8-pin Mini-DIP. It is a direct replacement for 725, 108A, and OP-05 amplifiers; 741-types may be directly replaced by removing the 741's nulling potentiometer. The OP-207, a dual OP-07, is available for applications requiring close matching of two OP-07 amplifiers. For improved specifications, see the OP-77/OP-177. #### **PIN CONNECTIONS** #### SIMPLIFIED SCHEMATIC #### **ABSOLUTE MAXIMUM RATINGS (Note 1)** Supply Voltage ..... ±22V Differential Input Voltage .....±30V Input Voltage (Note 2) .....±22V Output Short-Circuit Duration......Indefinite | Storage Temperature Range | | |-----------------------------|-----------------| | J, RC and Z Packages | -65°C to +150°C | | P Package | -65°C to +125°C | | Operating Temperature Range | | | | EE0C+10E0C | | OF-07A, OF-07, OF-07HO | -33 C 10 + 123 C | |----------------------------------------|------------------| | OP-07E | 0°C to +70°C | | OP-07C, OP-07D | 40°C to +85°C | | Lead Temperature (Soldering, 60 sec) | +300°C | | Junction Temperature (T <sub>i</sub> ) | +150°C | | PACKAGE TYPE | ⊖ <sub>jA</sub> (Note 3) | ⊖ <sub>jc</sub> | UNITS | |------------------------|--------------------------|-----------------|-------| | TO-99 (J) | 150 | 18 | °C/W | | 8-Pin Hermetic DIP (Z) | 148 | 16 | °C/W | | 8-Pin Plastic DIP (P) | 103 | 43 | °C/W | | 20-Contact LCC | 98 | 38 | °C/W | | 8-Pin SO (S) | 158 | 43 | °C/W | #### NOTES: - 1. Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - 2. For supply voltages less than ±22V, the absolute maximum input voltage is equal to the supply voltage. - $\Theta_{jA}$ is specified for worst case mounting conditions, i.e., $\Theta_{jA}$ is specified for device in socket for TO, CerDIP, P-DIP, and LCC packages; $\Theta_{jA}$ is specified for device soldered to printed circuit board for SO package. ### **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $T_A = 25^{\circ}$ C, unless otherwise noted. | | | | ( | OP-07/ | 4 | | OP-07 | | | |---------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------|-------------------------|-------------------------|----------------------|-------------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input Offset Voltage | Vos | (Note 1) | | 10 | 25 | | 30 | 75 | μ\ | | Long-Term Input Offset<br>Voltage Stability | ΔV <sub>OS</sub> /Time | (Note 2) | _ | 0.2 | 1.0 | | 0.2 | 1.0 | μV/Mo | | input Offset Current | los | | _ | 0.3 | 2.0 | _ | 0.4 | 2.8 | nA | | Input Bias Current | l <sub>B</sub> | | _ | ±0.7 | ±2.0 | | ±1.0 | ±3.0 | nA | | Input Noise Voltage | e <sub>np-p</sub> | 0.1Hz to 10Hz (Note 3) | _ | 0.35 | 0.6 | _ | 0.35 | 0.6 | μV <sub>p-p</sub> | | Input Noise Voltage Density | e <sub>n</sub> | f <sub>O</sub> = 10Hz (Note 3)<br>f <sub>O</sub> = 100Hz (Note 3)<br>f <sub>O</sub> = 1000Hz (Note 3) | , <u> </u> | 10.3<br>10.0<br>9.6 | 18.0<br>13.0<br>11.0 | | 10.3<br>10.0<br>9.6 | 18.0<br>13.0<br>11.0 | nV/√Hz | | Input Noise Current | i <sub>np-p</sub> | 0.1Hz to 10Hz (Note 3) | | 14 | 30 | | 14 | 30 | pA <sub>p-p</sub> | | Input Noise Current Density | in | f <sub>O</sub> = 10Hz (Note 3)<br>f <sub>O</sub> = 100Hz (Note 3)<br>f <sub>O</sub> = 1000Hz (Note 3) | | 0.32<br>0.14<br>0.12 | 0.80<br>0.23<br>0.17 | | 0.32<br>0.14<br>0.12 | 0.80<br>0.23<br>0.17 | pA/√Hz | | Input Resistance —<br>Differential-Mode | R <sub>IN</sub> | (Note 4) | 30 | 80 | _ | 20 | 60 | | МΩ | | Input Resistance —<br>Common-Mode | R <sub>INCM</sub> | | _ | 200 | <del>-</del> | | 200 | _ | GΩ | | Input Voltage Range | IVR | | ±13 | ±14 | | ±13 | ±14 | | V | | Common-Mode Rejection Ratio | CMRR | V <sub>CM</sub> = ±13V | 110 | 126 | | 110 | 126 | _ | dB | | Power Supply Rejection Ratio | PSRR | $V_S = \pm 3V \text{ to } \pm 18V$ | , – | 4 | 10 | _ | 4 | 10 | μV/V | | Large-Signal Voltage Gain | Avo | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$<br>$R_L \ge 500\Omega$ , $V_O = \pm 0.5V$ ,<br>$V_S = \pm 3V$ (Note 4) | 300<br>150 | 500<br>400 | _ | 200<br>150 | 500<br>400 | <del></del> | V/mV | | Output Voltage Swing | v <sub>o</sub> | $R_L \ge 10k\Omega$ $R_L \ge 2k\Omega$ $R_L \ge 1k\Omega$ | ±12.5<br>±12.0<br>±10.5 | ±13.0<br>±12.8<br>±12.0 | | ±12.5<br>±12.0<br>±10.5 | ±13.0<br>±12.8<br>±12.0 | <u>-</u><br>- | v | | Slew Rate | SR | R <sub>L</sub> ≥ 2kΩ (Note 3) | 0.1 | 0.3 | _ | 0.1 | 0.3 | _ | V/μs | | Closed-Loop Bandwidth | BW | A <sub>VCL</sub> = +1 (Note 3) | 0.4 | 0.6 | _ | 0.4 | 0.6 | _ | MHz | | Open-Loop Output Resistance | R <sub>O</sub> | $V_0 = 0, I_0 = 0$ | | 60 | _ | _ | 60 | _ | Ω | | Power Consumption | P <sub>d</sub> | $V_S = \pm 15V$ , No Load<br>$V_S = \pm 3V$ , No Load | _ | 75<br>4 | 120<br>6 | _ | 75<br>4 | 120<br>6 | mW | | Offset Adjustment Range | | $R_P = 20k\Omega$ | _ | ±4 | | <del></del> | ±4 | | mV | - 1. OP-07A grade V<sub>OS</sub> is measured approximately one minute after application of power. For all other grades $V_{\text{OS}}$ is measured approximately 0.5 seconds after application of power. - 2. Long-Term Input Offset Voltage Stability refers to the averaged trend line of V<sub>OS</sub> vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in Vos during the first 30 operating days are typically $2.5\mu V$ — refer to typical performance curves. Parameter is sample tested. - Sample tested. - Guaranteed by design. **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , $-55^{\circ}$ C $\leq T_A \leq + 125^{\circ}$ C, unless otherwise noted. | | | | *************************************** | OP-07/ | 1 | | | | | |------------------------------------------|--------------------|--------------------------------------|-----------------------------------------|--------|------------|-----|-------|-----|--------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input Offset Voltage | Vos | (Note 1) | _ | 25 | 60 | _ | 60 | 200 | μV | | Average Input Offset Voltage Drift With- | | | | | | | | | | | out External Trim | TCVOS | (Note 2) | _ | 0.2 | 0.6 | | 0.3 | 1.3 | μV/° C | | With External Trim | TCV <sub>OSn</sub> | $R_p = 20k\Omega \text{ (Note 3)}$ | _ | 0.2 | 0.6 | _ | 0.3 | 1.3 | μV/°C | | Input Offset Current | Ios | | _ | 0.8 | 4 | _ | 1.2 | 5.6 | nA | | Average Input Offset Current<br>Drift | TCIOS | (Note 2) | | 5 | 25 | _ | 8 | 50 | pA/°C | | Input Bias Current | I <sub>B</sub> | | | ±1 | ±4 | _ | ±2 | ±6 | nA | | Average Input Bias Current<br>Drift | TCIB | (Note 2) | . – | 8 | 25 | _ | 13 | 50 | pA/°C | | Input Voltage Range | IVR | | ±13 | ±13.5 | , <u> </u> | ±13 | ±13.5 | | V | | Common-Mode Rejection Ratio | CMRR | V <sub>CM</sub> = ±13V | 106 | 123 | | 106 | 123 | | dB | | Power Supply Rejection Ratio | PSRR | $V_{S} = \pm 3V \text{ to } \pm 18V$ | | 5 | 20 | _ | 5 | 20 | <b>μ</b> V/V | | Large-Signal Voltage Gain | A <sub>VO</sub> | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$ | 200 | 400 | _ | 150 | 400 | _ | V/mV | | Output Voltage Swing | v <sub>o</sub> | $R_L \ge 2k\Omega$ | ±12 | ±12.6 | | ±12 | ±12.6 | | V | #### NOTES - OP-07A grade V<sub>OS</sub> is measured approximately one minute after application of power. For all other grades V<sub>OS</sub> is measured approximately 0.5 seconds after application of power. - 2. Sample tested. - 3. Guaranteed by design. #### TYPICAL OFFSET VOLTAGE TEST CIRCUIT #### TYPICAL LOW-FREQUENCY NOISE TEST CIRCUIT ### **OPTIONAL OFFSET NULLING CIRCUIT** #### **BURN-IN CIRCUIT** **ELECTRICAL CHARACTERISTICS** at $V_S = \pm\,15V$ , $T_A = 25^{\circ}\,C$ , unless otherwise noted. | | | | | OP-07 | E | ( | OP-070 | ; | ( | OP-07E | ) | | |-----------------------------------------|-----------------------|----------------------------------------------------------------|--------------|-------|------|----------|------------|------|--------------|--------|-------------|-------------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input Offset Voltage | Vos | (Note 1) | _ | 30 | 75 | _ | 60 | 150 | | 60 | 150 | μ٧ | | Long-Term V <sub>OS</sub><br>Stability | V <sub>OS</sub> /Time | (Note 2) | _ | 0.3 | 1.5 | _ | 0.4 | 2.0 | _ | 0.5 | 3.0 | μV/ <b>M</b> o | | Input Offset Current | los | | | 0.5 | 3.8 | | 0.8 | 6.0 | _ | 8.0 | 6.0 | nA | | Input Bias Current | I <sub>B</sub> | | _ | ±1.2 | ±4.0 | _ | ±1.8 | ±7.0 | _ | ±2.0 | ±12 | nA | | Input Noise Voltage | e <sub>np-p</sub> | 0.1Hz to 10Hz<br>(Note 3) | | 0.35 | 0.6 | _ | 0.38 | 0.65 | _ | 0.38 | 0.65 | μV <sub>p-p</sub> | | Imput Blains | | f <sub>O</sub> = 10Hz | | 10.3 | 18.0 | _ | 10.5 | 20.0 | _ | 10.5 | 20.0 | | | Input Noise Voltage Density | en | f <sub>O</sub> = 100Hz (Note 3) | _ | 10.0 | 13.0 | _ | 10.2 | 13.5 | _ | 10.3 | 13.5 | nV/√Hz | | | | f <sub>O</sub> = 1000Hz | | 9.6 | 11.0 | | 9.8 | 11.5 | | 9.8 | 11.5 | | | Input Noise Current | i <sub>np-p</sub> | 0.1Hz to 10Hz<br>(Note 3) | _ | 14 | 30 | _ | 15 | 35 | | 15 | 35 | pA <sub>p-p</sub> | | Innut Maine | | f <sub>O</sub> = 10Hz | _ | 0.32 | 0.80 | _ | 0.35 | 0.90 | _ | 0.35 | 0.90 | | | Input Noise<br>Current Density | in | f <sub>O</sub> = 100Hz (Note 3) | _ | 0.14 | 0.23 | _ | 0.15 | 0.27 | _ | 0.15 | 0.27 | pA/√Hz | | - Current Bensity | | f <sub>O</sub> = 1000Hz | | 0.12 | 0.17 | | 0.13 | 0.18 | | 0.13 | 0.18 | | | Input Resistance —<br>Differential-Mode | R <sub>IN</sub> | (Note 4) | 15 | 50 | | 8 | 33 | _ | 7 | 31 | _ | МΩ | | Input Resistance —<br>Common-Mode | R <sub>INCM</sub> | | _ | 160 | | _ | 120 | _ | _ | 120 | _ | GΩ | | Input Voltage Range | IVR | | ±13 | ±14 | _ | ±13 | ±14 | | ±13 | ±14 | _ | ٧ | | Common-Mode<br>Rejection Ratio | CMRR | V <sub>CM</sub> = ±13V | 106 | 123 | _ | 100 | 120 | _ | 94 | 110 | _ | dB | | Power Supply<br>Rejection Ratio | PSRR | $V_S = \pm 3V$ to \pm 18V | _ | 5 | 20 | _ | 7 | 32 | <del>_</del> | 7 | 32 | μV/V | | Large-Signal | A <sub>VO</sub> | $R_L \ge 2k\Omega$ ,<br>$V_O = \pm 10V$<br>$R_L \ge 500\Omega$ | 200 | 500 | _ | 120 | 400 | _ | 120 | 400 | _ | V/mV | | Voltage Gain | | $V_0 = \pm 0.5V$<br>$V_8 = \pm 3V \text{ (Note 4)}$ | 150 | 400 | | 100 | 400 | _ | _ | 400 | _ | | | Outract Maltage | | R <sub>L</sub> ≥ 10kΩ | ±12.5 | ±13.0 | _ | ±12.0 | ±13.0 | _ | ±12.0 | ±13.0 | _ | | | Output Voltage<br>Swing | v <sub>o</sub> | $R_L \ge 2k\Omega$ | ± 12.0 | ±12.8 | _ | ±11.5 | $\pm$ 12.8 | _ | ±11.5 | ±12.8 | | V | | Owing | | R <sub>L</sub> ≥ 1kΩ | ± 10.5 | ±12.0 | | <u> </u> | ±12.0 | | | ±12.0 | <del></del> | | | Slew Rate | SR | $R_L \ge 2k\Omega \; (Note \; 3)$ | 0.1 | 0.3 | | 0.1 | 0.3 | | 0.1 | 0.3 | | V/µs | | Closed-Loop<br>Bandwidth | BW | A <sub>VCL</sub> = +1<br>(Note 5) | 0.4 | 0.6 | _ | 0.4 | 0.6 | _ | 0.4 | 0.6 | _ | MHz | | Open-Loop Output<br>Resistance | Ro | V <sub>O</sub> = 0, I <sub>O</sub> = 0 | | 60 | _ | _ | 60 | _ | _ | 60 | | Ω | | 0 | | V <sub>S</sub> = ±15V, No Load | _ | 75 | 120 | _ | 80 | 150 | _ | 80 | 150 | mW | | Power Consumption | Pd | V <sub>S</sub> = ±3V, No Load | | 4 | 6 | _ | 4 | 8 | | 4 | 8 | 11144 | | Offset Adjustment<br>Range | | $R_p = 20k\Omega$ | <del>-</del> | ±4 | _ | _ | ±4 | _ | _ | ±4 | _ | mV | #### NOTES: - 3. Sample tested. - 4. Guaranteed by design. - 5. Guaranteed but not tested. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. Long-Term Input Offset Voltage Stability refers to the averaged trend line of V<sub>OS</sub> vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in V<sub>OS</sub> during the first 30 operating days are typically 2.5 μV — refer to typical performance curves. Parameter is sample tested. **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ , 0°C $\leq T_A \leq +70$ °C for OP-07E, and -40°C $\leq T_A \leq +85$ °C for OP-07C/D, unless otherwise noted. | | | | , | OP-07E | | OP-07C | | | OP-07D | | | | |---------------------------------------------|--------------------|---------------------------------------|-------|--------|------|--------|-------|------|--------|-------|-----|----------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input Offset Voltage | v <sub>os</sub> | (Note 1) | _ | 45 | 130 | _ | 85 | 250 | _ | 85 | 250 | μ٧ | | Average Input Offset<br>Voltage Drift With- | | | | | | | | | | | | | | out External Trim | TCVOS | (Note 3) | | 0.3 | 1.3 | | 0.5 | 1.8 | _ | 0.7 | 2.5 | μV/° C | | With External Trim | TCV <sub>OSn</sub> | $R_P = 20k\Omega \text{ (Note 3)}$ | | 0.3 | 1.3 | | 0.4 | 1.6 | _ | 0.7 | 2.5 | μV/° C | | Input Offset Current | Ios | | _ | 0.9 | 5.3 | | 1.6 | 8.0 | | 1.6 | 8.0 | пА | | Average Input Offset<br>Current Drift | TCIOS | (Note 2) | _ | 8 | 35 | _ | 12 | 50 | - | 12 | 50 | p <b>A</b> /°C | | Input Bias Current | I <sub>B</sub> | | _ | ±1.5 | ±5.5 | _ | ±2.2 | ±9.0 | _ | ±3.0 | ±14 | nA | | Average Input Bias<br>Current Drift | TCIB | (Note 2) | | 13 | 35 | _ | 18 | 50 | _ | 18 | 50 | p <b>A</b> /°C | | Input Voltage Range | IVR | | ±13.0 | ±13.5 | _ | ±13.0 | ±13.5 | _ | ±13.0 | ±13.5 | _ | ٧ | | Common-Mode<br>Rejection Ratio | CMRR | V <sub>CM</sub> = ±13V | 103 | 123 | | 97 | 120 | _ | 94 | 106 | | dB | | Power Supply<br>Rejection Ratio | PSRR | $V_S = \pm 3V$ to $\pm 18V$ | _ | 7 | 32 | _ | 10 | 51 | - | 10 | 51 | μV/V | | Large-Signal<br>Voltage Gain | A <sub>VO</sub> | $R_L \ge 2k\Omega$<br>$V_O = \pm 10V$ | 180 | 450 | | 100 | 400 | _ | 100 | 400 | _ | V/mV | | Output Voltage<br>Swing | v <sub>o</sub> | $R_L \ge 2k\Omega$ | ±12 | ±12.6 | _ | ±11 | ±12.6 | _ | ±11 | ±12.6 | . — | ٧ | #### NOTES: <sup>1.</sup> Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. Sample tested. Guaranteed by design. ### DICE CHARACTERISTICS (125°C TESTED DICE AVAILABLE) DIE SIZE $0.100 \times 0.055$ inch, 5500 sq. mils (2.54 $\times$ 1.40 mm, 3.56 sq. mm) - 1. BALANCE - 2. INVERTING INPUT - 3. NONINVERTING INPUT - 4. V- - 6. OUTPUT - 7. V+ - 8. BALANCE **WAFER TEST LIMITS** at $V_S = \pm 15V$ , $T_A = 25$ °C for OP-07N, OP-07G and OP-07GR devices; $T_A = 125$ °C for OP-07NT and OP-07GT devices, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | OP-07NT | OP-07N<br>LIMIT | OP-07GT | OP-07G | OP-07GR | UNITS | |---------------------------------------|-----------------|---------------------------------------|------------|-----------------|--------------|----------------|------------|----------| | Input Offset Voltage | Vos | | 140 | 40 | 210 | - 80 | 150 | μV MAX | | Input Offset Current | Ios | | 4.0 | 2.0 | 5.6 | 2.8 | 6.0 | nA MAX | | Input Bias Current | I <sub>B</sub> | | ±4 | ±2 | ±6 | ±3 | ±7 | nA MAX | | Input Resistance<br>Differential-Mode | R <sub>IN</sub> | (Note 2) | | 20 | _ | 20 | 8 | MO MIN | | Input Voltage Range | IVR | | ±13 | ±13 | ±13 | ±13 | ± 13 | V MIN | | Common-Mode<br>Rejection Ratio | CMRR | V <sub>CM</sub> = ±13V | 100 | 110 | 100 | 110 | 100 | dB MIN | | Power Supply<br>Rejection Ratio | PSRR | $V_S = \pm 3V$ to $\pm 18V$ | 20 | 10 | 20 | 10 | 30 | μV/V MAX | | | | $R_L = 10k\Omega$ | | ±12.5 | _ | ±12.0 | ±12.0 | | | Output Voltage Swing | v <sub>o</sub> | $R_{L} = 2k\Omega$ $R_{L} = 1k\Omega$ | ±12.0<br>— | ±12.0<br>±10.5 | ±12.0 | ±11.5<br>±10.5 | ±11.5<br>— | V MIN | | Large-Signal<br>Voltage Gain | A <sub>VO</sub> | $R_L = 2k\Omega$<br>$V_O = \pm 10V$ | 200 | 200 | 150 | 120 | 120 | V/mV MIN | | Differential Input<br>Voltage | • | | ±30 | ±30 | ±30 | ±30 | ±30 | V MAX | | Power Consumption | P <sub>d</sub> | V <sub>OUT</sub> = 0V | _ | 120 | <del>-</del> | 120 | 150 | mW MAX | #### NOTES: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. TYPICAL ELECTRICAL CHARACTERISTICS at $V_S = \pm\,15$ V, $T_A = +\,25^{\circ}$ C, unless otherwise noted. | PARAMETER | SYMBÓL | CONDITIONS | OP-07NT<br>TYPICAL | OP-07N<br>TYPICAL | OP-07GT<br>TYPICAL | OP-07G<br>TYPICAL | OP-07GR<br>TYPICAL | UNITS | |---------------------------------------|---------------------------|--------------------------------------|--------------------|-------------------|--------------------|-------------------|--------------------|----------------| | Average Input<br>Offset Voltage Drift | Drift TCV <sub>OS</sub> R | $R_S = 50\Omega$ | 0.2 | 0.2 | 0.3 | 0.3 | 0.7 | μ <b>V/°</b> C | | Nulled Input<br>Offset Voltage Drift | TCV <sub>OSn</sub> | $R_S = 50\Omega$ , $R_P = 20k\Omega$ | 0.2 | 0.2 | 0.3 | 0.3 | 0.7 | μ <b>V/°</b> C | | Average Input Offset Current Drift | TCIOS | | 5 | 5 | 8 | 8 | 12 | pA/°C | | Slew Rate | SR | $R_L \ge 2k\Omega$ | 0.3 | 0.3 | 0.3 | 0.3 | 0.3 | V/μs | | Closed-Loop<br>Bandwidth | BW | A <sub>VCL</sub> =+1 | 0.6 | 0.6 | 0.6 | 0.6 | 0.6 | MHz | For 25°C characteristics of OP-07NT and OP-07GT, see OP-07N and OP-07G characteristics, respectively. Guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS #### MAXIMUM ERROR vs SOURCE RESISTANCE # INPUT BIAS CURRENT vs DIFFERENTIAL INPUT VOLTAGE # INPUT BIAS CURRENT vs TEMPERATURE #### INPUT OFFSET CURRENT vs TEMPERATURE #### TYPICAL PERFORMANCE CHARACTERISTICS ### **OP-07 LOW FREQUENCY NOISE** # TOTAL INPUT NOISE VOLTAGE vs FREQUENCY #### INPUT WIDEBAND NOISE vs BANDWIDTH (0.1Hz TO FREQUENCY INDICATED) **CMRR vs FREQUENCY** **PSRR vs FREQUENCY** OPEN-LOOP GAIN vs POWER SUPPLY VOLTAGE OPEN-LOOP FREQUENCY RESPONSE CLOSED-LOOP RESPONSE FOR VARIOUS GAIN CONFIGURATIONS MAXIMUM OUTPUT SWING vs FREQUENCY #### **TYPICAL PERFORMANCE CHARACTERISTICS** ### MAXIMUM OUTPUT VOLTAGE vs LOAD RESISTANCE ### POWER CONSUMPTION vs POWER SUPPLY ### OUTPUT SHORT-CIRCUIT CURRENT vs TIME # UNTRIMMED OFFSET VOLTAGE vs TEMPERATURE # TRIMMED OFFSET VOLTAGE vs TEMPERATURE # OFFSET VOLTAGE STABILITY VS TIME #### TYPICAL APPLICATIONS #### HIGH SPEED, LOW Vos, COMPOSITE AMPLIFIER #### **ADJUSTMENT-FREE PRECISION SUMMING AMPLIFIER** #### **TYPICAL APPLICATIONS** #### HIGH-STABILITY THERMOCOUPLE AMPLIFIER #### **APPLICATIONS INFORMATION** OP-07 series units may be substituted directly into 725, 108A/308A\* and OP-05 sockets with or without removal of external compensation or nulling components. Additionally, the OP-07 may be used in unnulled 741-type sockets. However, if conventional 741 nulling circuitry is in use, it should be modified or removed to enable proper OP-07 operation. OP-07 offset voltage may be nulled to zero through use of a potentiometer (see offset nulling circuit diagram). \*TO-99 Package only #### PRECISION ABSOLUTE-VALUE CIRCUIT The OP-07 provides stable operation with load capacitance of up to 500pF and $\pm$ 10V swings; larger capacitances should be decoupled with a 50 $\Omega$ decoupling resistor. Stray thermoelectric voltages generated by dissimilar metals at the contacts to the input terminals can degrade drift performance. Therefore, best operation will be obtained when both input contacts are maintained at the same temperature, preferably close to the package temperature.