# Single 2:1 High-Speed Video Multiplexer #### **FEATURES** - 700MHz SMALL-SIGNAL BANDWIDTH (A<sub>V</sub> = +2) - 425MHz, 4V<sub>PP</sub> BANDWIDTH - 0.1dB GAIN FLATNESS to 200MHz - 4ns CHANNEL SWITCHING TIME - LOW SWITCHING GLITCH: 40mVpp - 3100V/µs SLEW RATE - 0.025%/0.025° DIFFERENTIAL GAIN, PHASE - HIGH GAIN ACCURACY: 2.0V/V ±0.4% #### **APPLICATIONS** - RGB SWITCHING - LCD PROJECTOR INPUT SELECT - WORKSTATION GRAPHICS - ADC INPUT MUX - DROP-IN UPGRADE TO LT1675-1 2:1 Video Multiplexer #### **DESCRIPTION** The OPA875 offers a very wideband, single-channel 2:1 multiplexer in an SO-8 or a small MSOP-8 package. Using only 11mA, the OPA875 provides a gain of +2 video amplifier channel with greater than 425MHz large-signal bandwidth (4V<sub>PP</sub>). Gain accuracy and switching glitch are improved over earlier solutions using a new input stage switching approach. This technique uses current steering as the input switch while maintaining an overall closed-loop design. With greater than 700MHz small-signal bandwidth at a gain of 2, the OPA875 gives a typical 0.1dB gain flatness to greater than 200MHz. System power may be reduced using the chip enable feature for the OPA875. Taking the chip enable line high powers down the OPA875 to less than $300\mu A$ total supply current. Muxing multiple OPA875 outputs together, then using the chip enable to select which channels are active, increases the number of possible inputs. Where three channels are required, consider using the OPA3875 for the same level of performance. #### **OPA875 RELATED PRODUCTS** | | DESCRIPTION | |---------|-----------------------| | OPA3875 | Triple-Channel OPA875 | | OPA692 | 225MHz Video Buffer | | OPA693 | 700MHz Video Buffer | This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ORDERING INFORMATION** | PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|---------------------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------| | OPA875 | 5 SO-8 D | _ | –40°C to +85°C | OPA875 | OPA875ID | Rails, 75 | | OFA675 | | D | -40 C to +65 C | OFA675 | OPA875IDR | Tape and Reel, 2500 | | OPA875 | 075 M00D 0 D0V 4000 1 10500 DDI | | BPL | OPA875IDGKT | Tape and Reel, 250 | | | UPA675 | MSOP-8 | DGK | –40°C to +85°C | BPL | OPA875IDGKR | Tape and Reel, 2500 | #### ABSOLUTE MAXIMUM RATINGS(1) Over operating temperature range, unless otherwise noted. | | OPA875 | UNIT | |-------------------------------------------|-----------------|------------| | Power Supply | ±6.5 | V | | Internal Power Dissipation | See Therma | l Analysis | | Input Voltage Range | ±V <sub>S</sub> | V | | Storage Temperature Range | -65 to +125 | °C | | Lead Temperature (soldering, 10s) | +260 | °C | | Operating Junction Temperature | +150 | °C | | Continuous Operating Junction Temperature | +140 | °C | | ESD Rating: | | | | Human Body Model (HBM) | 2000 | V | | Charged Device Model (CDM) | 1500 | V | | Machine Model (MM) | 200 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. **Table 1. TRUTH TABLE** | OPA875 | | | | | | | | | | | |--------|--------|------------------|--|--|--|--|--|--|--|--| | SELECT | ENABLE | V <sub>OUT</sub> | | | | | | | | | | 1 | 0 | R0 | | | | | | | | | | 0 | 0 | R1 | | | | | | | | | | X | 1 | Off | | | | | | | | | #### **PIN CONFIGURATION** Submit Documentation Feedback ### **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5V At G = +2 and R<sub>L</sub> = 150 $\Omega$ , unless otherwise noted. | | | | OPA | <b>N875</b> | | | | | |---------------------------------------|--------------------------------------------------------------------|-------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------| | | | TYP | | IIN/MAX OVE<br>EMPERATUR | | | | | | PARAMETER | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | AC PERFORMANCE See Figure 1 | | | | | | | | | | Small-Signal Bandwidth | $V_{O} = 200 \text{mV}_{PP}, R_{I} = 150 \Omega$ | 700 | 525 | 515 | 505 | MHz | min | В | | Large-Signal Bandwidth | $V_O = 4V_{PP}, R_L = 150\Omega$ | 425 | 390 | 380 | 370 | MHz | min | В | | Bandwidth for 0.1dB Gain Flatness | $V_O = 200 \text{mV}_{PP}$ | 200 | | | | MHz | typ | С | | Maximum Small-Signal Gain | $V_{O} = 200 \text{mV}_{PP}, R_{L} = 150 \Omega, f = 5 \text{MHz}$ | 2.0 | 2.02 | 2.03 | 2.05 | V/V | max | В | | Minimum Small-Signal Gain | $V_{O} = 200 \text{mV}_{PP}, R_{I} = 150 \Omega, f = 5 \text{MHz}$ | 2.0 | 1.98 | 1.97 | 1.95 | V/V | min | В | | SFDR | $10MHz, V_O = 2V_{PP}, R_L = 150\Omega$ | -66 | -64 | -63 | -62 | dBc | max | В | | Input Voltage Noise | f > 100kHz | 6.7 | 7.0 | 7.2 | 7.4 | nV/√ <del>Hz</del> | max | В | | Input Current Noise | f > 100kHz | 3.8 | 4.2 | 4.6 | 4.9 | pA/√ <del>Hz</del> | max | В | | NTSC Differential Gain | $R_L = 150\Omega$ | 0.025 | | | | % | typ | С | | NTSC Differential Phase | $R_L = 150\Omega$ | 0.025 | | | | ۰ | typ | С | | Slew Rate | $V_0 = \pm 2V$ | 3100 | 2800 | 2700 | 2600 | V/µs | min | В | | Rise Time and Fall Time | V <sub>O</sub> = 0.5V Step | 460 | | | | ps | typ | С | | | V <sub>O</sub> = 1.4V Step | 600 | | | | ps | typ | С | | CHANNEL-TO-CHANNEL PERFORMANCE | 10 | | | | | P | 71 | | | Gain Match | $R_L = 150\Omega$ | ±0.05 | ±0.25 | ±0.3 | ±0.35 | % | max | Α | | Output Offset Voltage Mismatch | 11, 10011 | ±3 | ±9 | ±10 | ±12 | mV | max | A | | Crosstalk | $f < 50MHz, R_L = 150\Omega$ | -65 | 20 | 210 | 112 | dB | typ | C | | CHANNEL AND CHIP-SELECT | 1 < 00W112, 11 = 10032 | | | | | ub | 1919 | | | PERFORMANCE | | | | | | | | | | SEL (Channel Select) Switching Time | $R_L = 150\Omega$ | 4 | | | | ns | typ | С | | EN (Chip Select) Switching Time | Turn On | 9 | | | | ns | typ | С | | | Turn Off | 60 | | | | ns | typ | С | | SEL (Channel Select) Switching Glitch | Both Inputs to Ground, At Matched Load | 40 | | | | $mV_{PP}$ | typ | С | | EN (Chip-Select) Switching Glitch | Both Inputs to Ground, At Matched Load | 30 | | | | $mV_{PP}$ | typ | С | | Off Isolation | 50MHz, Chip Disabled ( $\overline{\sf EN}$ = High) | -70 | | | | dB | typ | С | | Maximum Logic 0 | <u>₹N</u> , A0, A1 | | 0.8 | 0.8 | 0.8 | V | max | Α | | Minimum Logic 1 | EN, A0, A1 | | 2.0 | 2.0 | 2.0 | V | min | Α | | EN Logic Input Current | 0V to 4.5V | 25 | 35 | 45 | 50 | μΑ | max | Α | | SEL Logic Input Current | 0V to 4.5V | 55 | 70 | 85 | 100 | μΑ | max | Α | | DC PERFORMANCE | | | | | | | | | | Output Offset Voltage | $R_{IN} = 0\Omega$ , $G = +2V/V$ | ±2.5 | ±14 | ±15.8 | ±17 | mV | max | Α | | Average Output Offset Voltage Drift | | | | ±50 | ±50 | μV/°C | max | В | | Input Bias Current | | ±5 | ±18 | ±19.5 | ±20.5 | μА | max | Α | | Average Input Bias Current Drift | | | | ±40 | ±40 | nA/°C | max | В | | Gain Error (from 2V/V) | V <sub>O</sub> = ±2V | 0.4 | 1.4 | 1.5 | 1.6 | % | max | Α | | INPUT | | | | | | | | | | Input Voltage Range | | ±2.8 | | | | V | min | С | | Input Resistance | | 1.75 | | | | ΜΩ | typ | С | | Input Capacitance | Channel Selected | 0.9 | | | | pF | typ | С | | | Channel Deselected | 0.9 | | | | pF | typ | С | | | Chip Disabled | 0.9 | 1 | | | pF | -76 | С | <sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. Product Folder Link(s): OPA875 <sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications. <sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +14°C at high temperature limit for over temperature specifications. # ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued) At G = +2 and R<sub>L</sub> = 150 $\Omega$ , unless otherwise noted. | | | | | OP | A875 | | | | | |-----------------------------------------|---------|---------------------------------------|------------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------| | PARAMETER | | | TYP | | IIN/MAX OVE<br>EMPERATUR | | | | | | | | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | OUTPUT | | | | | | | | | | | Output Voltage Range | | | ±3.5 | ±3.4 | ±3.35 | ±3.3 | V | min | Α | | Output Current | | V <sub>O</sub> = 0V, Linear Operation | ±70 | ±50 | ±45 | ±40 | mA | min | Α | | Output Resistance | | Chip enabled | 0.3 | | | | Ω | typ | С | | | | Chip Disabled, Maximum | 800 | 912 | 915 | 918 | Ω | max | Α | | | | Chip Disabled, Minimum | 800 | 688 | 685 | 682 | Ω | min | Α | | Output Capacitance | | Chip Disabled | 2 | | | | pF | typ | С | | POWER SUPPLY | | | | | | | | | | | Specified Operating Voltage | | | ±5 | | | | V | typ | С | | Minimum Operating Voltage | | | | ±3.0 | ±3.0 | ±3.0 | V | min | В | | Maximum Operating Voltage | | | | ±6.0 | ±6.0 | ±6.0 | V | max | Α | | Maximum Quiescent Current | | Chip Selected, $V_S = \pm 5V$ | 11 | 11.5 | 11.7 | 12 | mA | max | Α | | Minimum Quiescent Current | | Chip Selected, $V_S = \pm 5V$ | 11 | 10 | 9.5 | 9 | mA | min | Α | | Maximum Quiescent Current | | Chip Deselected | 300 | 500 | 550 | 600 | μА | max | Α | | Power-Supply Rejection Ratio | (+PSRR) | Input-Referred | 56 | 50 | 48 | 47 | dB | min | Α | | Ì | (-PSRR) | Input-Referred | 55 | 51 | 49 | 48 | dB | min | Α | | THERMAL CHARACTERISTICS | | | | | | | | | | | Specified Operating Range D Paci | kage | | -40 to +85 | | | | °C | typ | С | | Thermal Resistance $\theta_{\text{JA}}$ | | Junction-to-Ambient | | | | | | | | | D | SO-8 | | +100 | | | | °C/W | typ | С | | DGK | MSOP-8 | | +140 | | | | °C/W | typ | С | Submit Documentation Feedback ### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V At G = +2 and $R_L$ = 150 $\Omega$ , unless otherwise noted. Figure 1. Figure 2. Figure 3. **DISABLE FEEDTHROUGH vs FREQUENCY** Figure 4. Figure 6. ### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued) At G = +2 and $R_L$ = 150 $\Omega$ , unless otherwise noted. Figure 7. TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS **OUTPUT VOLTAGE AND CURRENT LIMITATIONS** Figure 12. # TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V (continued) At G = +2 and $R_L$ = 150 $\Omega$ , unless otherwise noted. Figure 17. # TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V (continued) At G = +2 and $R_L$ = 150 $\Omega$ , unless otherwise noted. Figure 24. #### APPLICATIONS INFORMATION #### 1-BIT HIGH-SPEED PGA The OPA875 can be used as a 1-bit, high-speed programmable gain amplifier (PGA) when used in conjunction with another amplifier. Figure 25 shows the OPA695 used twice with one amplifier configured in a unity-gain structure, and the other amplifier configured in a gain of +8V/V. When channel 0 is selected, the overall gain to the matched load of the OPA875 is 0dB. When channel 1 is selected, this circuit delivers an 18dB gain to the matched load. #### TRANSMIT/RECEIVE SWITCH The OPA875 can be used as a transmit/receive switch in which the receive channel is disconnected, when the OPA875 is switched from channel 0 to channel 1, to prevent the transmit pulse from going through the receive signal chain. This architecture is shown in Figure 26. #### **HIGH ISOLATION RGB VIDEO MUX** Three OPA875s can be used as a triple, 2:1 video MUX (see Figure 27). This configuration has the advantage of having higher R to G to B isolation than a comparable and more integrated solution does, such as the OPA3875, especially at higher frequencies. This comparison is shown in Figure 28. Figure 25. 1-Bit, High-Speed PGA Figure 26. Transmit/Receive Switch Copyright © 2006–2008, Texas Instruments Incorporated Submit Documentation Feedback Figure 27. High Isolation RGB Video MUX Figure 28. All Hostile and Adjacent Channel Crosstalk The configuration of the three OPA875 devices used is shown in Figure 27. Note that for the test, the OPA875\_B was measured when both the OPA875\_A and OPA875\_C were driven for all hostile crosstalk and only the OPA875\_A or OPA875\_C was driven for the adjacent channel crosstalk. #### **4-INPUT RGB ROUTER** Two OPA875s can be used together to form a four-input RGB router. The router for the red component is shown in Figure 29. Figure 29. 4-Input RGB Router When connecting OPA875 outputs together, maintain a gain of +1 at the load. The OPA875 operates at a gain of +6dB; thus, matching resistance must be selected to achieve –6dB attenuation. The set of equations to solve are shown in Equation 1 and Equation 2. Here, the impedance of interest is $Z_O = 75\Omega$ . $$\begin{cases} R_{O} = Z_{O} \mid \mid (R + R_{F} + R_{G}) \\ 1 + \frac{R_{F}}{R_{G}} = 2 \\ \\ R_{F} + R_{G} = 804\Omega \\ \\ R_{F} = R_{G} \end{cases}$$ (1) Solving for $R_0$ with n devices connected together, we get Equation 3: $$R_{0} = \frac{75 \times (n-1) + 804}{2} \times \left[ \sqrt{1 + \frac{241200}{[75 \times (n-1) + 804]^{2}}} - 1 \right]$$ (3) Results for *n* varying from 2 to 6 are given in Table 2. Table 2. Series Resistance versus Number of Parallel Outputs | NUMBER OF OPA875s | R <sub>O</sub> (Ω) | |-------------------|--------------------| | 2 | 69 | | 3 | 63.94 | | 4 | 59.49 | | 5 | 55.59 | | 6 | 52.15 | The two major limitations of this circuit are the device requirements for each OPA875 and the acceptable return loss because of the mismatch between the load $(75\Omega)$ and the matching resistor. #### **DESIGN-IN TOOLS** #### **DEMONSTRATION FIXTURES** Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA875. These fixtures are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 3. Table 3. OPA875 Demonstration Fixtures | PRODUCT | PACKAGE | ORDERING NUMBER | LITERATURE<br>NUMBER | |------------|---------|-----------------|----------------------| | OPA875IDGK | MSOP-8 | DEM-OPA-MSOP-1B | SBOU044 | | OPA875ID | SO-8 | DEM-OPA-SO-1D | SBOU049 | The demonstration fixture can be requested at the Texas Instruments web site at (www.ti.com) through the OPA875 product folder. # MACROMODELS AND APPLICATIONS SUPPORT Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA875 is available through the Texas Instruments web site at www.ti.com. These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or dG/dP characteristics. These models do not attempt to distinguish between the package types in their small-signal AC performance. #### OPERATING SUGGESTIONS #### DRIVING CAPACITIVE LOADS One of the most demanding, yet very common load conditions is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that may be recommended to improve ADC linearity. A high-speed device such as the OPA875 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the device open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This isolation resistor does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the recommended $R_S$ versus capacitive load and the resulting frequency response at the load; see Figure 5. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA875. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA875 output pin (see the Board Layout Guidelines section). #### DC ACCURACY The OPA875 offers excellent DC signal accuracy. Parameters that influence the output DC offset voltage are: - Output offset voltage - Input bias current - Gain error - Power-supply rejection ratio - Temperature Leaving both temperature and gain error parameters aside, the output offset voltage envelope can be described as shown in Equation 4: $$V_{OSO\_envelope} = V_{OSO} + (R_S \bullet I_b) \times G \pm |5 - (V_{S+})| \times 10^{-\frac{PSRR+}{20}}$$ $$\pm |-5 - (V_{S-})| \times 10^{-\frac{PSRR-}{20}}$$ (4) With: Voso: Output offset voltage $\mathbf{R_{S}}$ : Input resistance seen by R0, R1, G0, G1, B0, or B1. Ib: Input bias current G: Gain V<sub>S+</sub>: Positive supply voltage V<sub>S-</sub>: Negative supply voltage PSRR+: Positive supply PSRR PSRR-: Negative supply PSRR Evaluating the front-page schematic, using a worst-case, +25°C offset voltage, bias current and PSRR specifications and operating at ±6V, gives a worst-case output equal to Equation 5: $$\pm 14\text{mV} + 75\Omega \times \pm 18\mu\text{A} \times 2 \pm \left| 5 - 6 \right| \times 10^{-\frac{50}{20}}$$ $\pm \left| -5 - (-6) \right| \times 10^{-\frac{51}{20}}$ $$= \pm 22.7 \text{mV}$$ (5) #### **DISTORTION PERFORMANCE** The OPA875 provides good distortion performance into a $100\Omega$ load on $\pm 5V$ supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Also, providing an additional supply decoupling capacitor $(0.01\mu F)$ between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB). In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd-harmonic increasing at a little less than the expected 2X rate while the 3rd-harmonic increases at a little less than the expected 3X rate. Where the test power doubles, the 2nd-harmonic increases only by less than the expected 6dB, whereas the 3rd-harmonic increases by less than the expected 12dB. This also shows up in the two-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are extremely low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 20MHz, with 4dBm/tone into a matched $50\Omega$ load (that is, $1V_{PP}$ for each tone at the load, which requires $4V_{PP}$ for the overall 2-tone envelope at the output pin), the Typical Characteristics show a 82dBc difference between the test-tone power and the 3rd-order intermodulation spurious levels. #### NOISE PERFORMANCE The OPA875 offers an excellent balance between voltage and current noise terms to achieve low output noise. As long as the AC source impedance looking out of the noninverting node is less than $100\Omega$ , this current noise will not contribute significantly to the total output noise. The device input voltage noise and the input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 30 shows this device noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/ $\sqrt{\text{Hz}}$ or pA/ $\sqrt{\text{Hz}}$ . Figure 30. Noise Model The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 6 shows the general form for the output noise voltage using the terms shown in Figure 30. $$e_o = 2\sqrt{e_n^2 + (i_b R_S)^2 + 4kTR_S}$$ (6) Dividing this expression by the device gain (2V/V) gives the equivalent input-referred spot noise voltage at the noninverting input as shown in Equation 7. $$e_n = \sqrt{e_n^2 + (i_b R_S)^2 + 4kTR_S}$$ (7) Evaluating these two equations for the OPA875 circuit and component values shown in Figure 30 gives a total output spot noise voltage of 13.6nV/ $\sqrt{\text{Hz}}$ and a total equivalent input spot noise voltage of 6.8nV/ $\sqrt{\text{Hz}}$ . This total input-referred spot noise voltage is higher than the 6.7nV/ $\sqrt{\text{Hz}}$ specification for the mux voltage noise alone. This number reflects the noise added to the output by the bias current noise times the source resistor. #### THERMAL ANALYSIS Heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation as discussed in this document. In no case should the maximum junction temperature be allowed to exceed +150°C. Operating junction temperature ( $T_J$ ) is given by $T_A$ + $P_D \times \theta_{JA}$ . The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{DL}$ depends on the required output signal and load but, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition $P_{DL} = V_S^2/(4 \times R_L)$ , where $R_L$ includes feedback network loading. Note that it is the power in the output stage and not in the load that determines internal power dissipation. As a worst-case example, compute the maximum $T_J$ using an OPA875IDGK in the circuit of Figure 30 operating at the maximum specified ambient temperature of +85°C with its outputs driving a grounded 100 $\Omega$ load to +2.5V: $$P_D = 10V \times 11mA + (5^2 [4 \times (100\Omega || 804\Omega)]) = 180mW$$ Maximum $T_1 = +85^{\circ}C + (0.18mW \times 140^{\circ}C/W) = 110^{\circ}C$ This worst-case condition does not exceed the maximum junction temperature. Normally, this extreme case is not encountered. Careful attention to internal power dissipation is required. #### **BOARD LAYOUT GUIDELINES** Achieving optimum performance with a high frequency amplifier such as the OPA875 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include: - a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output pin can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. - b) Minimize the distance (< 0.25") from the power-supply pins to high frequency 0.1μF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 9, 11, 13, and 15) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB. - c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA875. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Other network components, such as noninverting input termination resistors, should also be placed close to the package. - d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of Figure 5. Low parasitic capacitive loads (< 5pF) may not need an $R_S$ because the OPA875 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50\Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the Distortion versus Load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA875 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA875 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be seriesterminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in Figure 5. This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance. e) Socketing a high-speed part like the OPA875 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA875 onto the board. #### INPUT AND ESD PROTECTION The OPA875 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies as shown in Figure 31. Figure 31. Internal ESD Protection These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with ±15V supply parts driving into the OPA875), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response. www.ti.com # **Revision History** | C | hanges from Revision B (September 2007) to Revision C | Page | |---|-----------------------------------------------------------------------------------------------------------|------| | • | Changed storage temperature range rating in Absolute Maximum Ratings table from –40°C to +125°C to +125°C | 2 | | C | hanges from Revision A (August 2007) to Revision B | Page | | • | Changed ordering information column in Table 3. | 11 | www.ti.com 24-Jan-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|---|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------| | OPA875ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA875 | Samples | | OPA875IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA875 | Samples | | OPA875IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BPL | Samples | | OPA875IDGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BPL | Samples | | OPA875IDGKT | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BPL | Samples | | OPA875IDGKTG4 | ACTIVE | VSSOP | DGK | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BPL | Samples | | OPA875IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA875 | Samples | | OPA875IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA875 | Samples | $<sup>^{(1)}</sup>$ The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. ### **PACKAGE OPTION ADDENDUM** 24-Jan-2013 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. # PACKAGE MATERIALS INFORMATION www.ti.com 26-Jan-2013 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Г | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | all difficultions are norminal | | | | | | | | | | | | | |--------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | OPA875IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA875IDGKT | VSSOP | DGK | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA875IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 26-Jan-2013 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA875IDGKR | VSSOP | DGK | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA875IDGKT | VSSOP | DGK | 8 | 250 | 210.0 | 185.0 | 35.0 | | OPA875IDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # D (R-PDSO-G8) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>