

Order

Now

Technical

Documents



**XTR305** SBOS913-FEBRUARY 2018

# XTR305 Industrial Analog Current or Voltage Output Driver

### Features

- User-Selectable: Current or Voltage Output
- $V_{OUT}$ : ±10 V (up to ±17.5 V at ±20-V supply)
- I<sub>OUT</sub>: ±20 mA (Linear up to ±24 mA)
- 40-V Supply Voltage
- **Diagnostic Features:** 
  - Short- or Open-Circuit Fault Indicator Pin
  - **Thermal Protection** \_
  - **Overcurrent Protection**
- No Current Shunt Required
- Output Disable for Single Input Mode
- Separate Driver and Receiver Channels
- **Designed For Testability**

#### Applications 2

- Motor Drives Analog Outputs: 4-20 mA and ±10 V
- PLC Output Programmable Driver
- Industrial Cross-Connectors
- Industrial High-Voltage I/O
- Three-Wire Sensor Current or Voltage Output
- ±10-V Two- and Four-Wire Voltage Output U.S. Patent Nos. 7,427,898, 7,425,848, and 7,449,873

## 3 Description

Tools &

Software

The XTR305 is a complete output driver for costsensitive industrial and process control applications. The output can be configured as current or voltage by the digital I/V select pin. No external shunt resistor is required. Only external gain-setting resistors and a loop compensation capacitor are required.

Support &

Community

2.0

The separate driver and receiver channels provide flexibility. The instrumentation amplifier (IA) can be used for remote voltage sense or as a high-voltage, high-impedance measurement channel. In voltageoutput mode, a copy of the output current is provided, allowing calculation of load resistance.

The digital output-selection capability, together with the error flags and monitor pins, makes remote configuration and troubleshooting possible. Fault conditions on the output and on the IA input, as well as overtemperature conditions, are indicated by the error flags. The monitoring pins provide continuous feedback about load power or impedance. For additional protection, the maximum output current is limited, and thermal protection is provided.

The XTR305 is specified over the -40°C to +85°C industrial temperature range and for supply voltages up to 40 V, and is operational over the extended industrial temperature range (-55°C to +125°C).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| XTR305      | VQFN (20) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2017, Texas Instruments Incorporated



### Typical Application

TEXAS INSTRUMENTS

www.ti.com

## **Table of Contents**

| 1 | Feat  | ures 1                                                      |
|---|-------|-------------------------------------------------------------|
| 2 | App   | lications1                                                  |
| 3 | Desc  | cription1                                                   |
| 4 |       | sion History2                                               |
| 5 | Pin ( | Configuration and Functions 3                               |
| 6 |       | cifications                                                 |
|   | 6.1   | Absolute Maximum Ratings 4                                  |
|   | 6.2   | ESD Ratings 4                                               |
|   | 6.3   | Recommended Operating Conditions 4                          |
|   | 6.4   | Thermal Information 4                                       |
|   | 6.5   | Electrical Characteristics: Voltage Output Mode 5           |
|   | 6.6   | Electrical Characteristics: Current Output Mode 6           |
|   | 6.7   | Electrical Characteristics: Operational Amplifier<br>(OPA)7 |
|   | 6.8   | Electrical Characteristics: Instrumentation Amplifier (IA)  |
|   | 6.9   | Electrical Characteristics: Current Monitor                 |
|   | 6.10  | Electrical Characteristics: Power and Digital9              |
|   | 6.11  | Typical Characteristics 10                                  |
| 7 | Deta  | iled Description 16                                         |
|   | 7.1   | Overview                                                    |
|   |       |                                                             |

|    | 7.2  | Functional Block Diagrams                       | 16 |
|----|------|-------------------------------------------------|----|
|    | 7.3  | Feature Description                             | 18 |
|    | 7.4  | Device Functional Modes                         | 20 |
| 8  | App  | lication and Implementation                     | 21 |
|    | 8.1  | Application Information                         | 21 |
|    | 8.2  | Typical Application                             | 21 |
| 9  | Pow  | er Supply Recommendations                       | 29 |
| 10 | Lay  | out                                             | 30 |
|    | 10.1 | Layout Guidelines                               | 30 |
|    | 10.2 | Layout Example                                  | 30 |
|    | 10.3 | VQFN Package and Heat Sinking                   | 31 |
|    | 10.4 | Power Dissipation                               | 32 |
| 11 | Dev  | ice and Documentation Support                   | 33 |
|    | 11.1 | Documentation Support                           | 33 |
|    | 11.2 | Receiving Notification of Documentation Updates | 33 |
|    | 11.3 | Community Resources                             | 33 |
|    | 11.4 | Trademarks                                      | 33 |
|    | 11.5 | Electrostatic Discharge Caution                 | 33 |
|    | 11.6 | Glossary                                        | 33 |
| 12 |      | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 33 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| February 2018 | *        | Initial release |



## 5 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN               | 1/0 | DECODIDION                                        |  |  |
|-----|-------------------|-----|---------------------------------------------------|--|--|
| NO. | NAME              | I/O | DESCRIPTION                                       |  |  |
| 1   | M2                | I   | Mode input                                        |  |  |
| 2   | M1                | I   | Mode input                                        |  |  |
| 3   | V <sub>IN</sub>   | Ι   | Noninverting signal input                         |  |  |
| 4   | SET               | -   | Input for gain setting; inverting input           |  |  |
| 5   | I <sub>MON</sub>  | 0   | Current monitor output                            |  |  |
| 6   | IA <sub>OUT</sub> | 0   | Instrumentation amplifier signal output           |  |  |
| 7   | IA <sub>IN-</sub> | I   | Instrumentation amplifier inverting input         |  |  |
| 8   | IA <sub>IN+</sub> | Ι   | Instrumentation amplifier noninverting input      |  |  |
| 9   | RG1               | -   | Instrumentation amplifier gain resistor           |  |  |
| 10  | RG2               | Ι   | Instrumentation amplifier gain resistor           |  |  |
| 11  | V-                | -   | Negative power supply                             |  |  |
| 12  | NC                | -   | No internal connection                            |  |  |
| 13  | DRV               | 0   | Operational amplifier output                      |  |  |
| 14  | NC                | -   | No internal connection                            |  |  |
| 15  | V+                | -   | Positive power supply                             |  |  |
| 16  | DGND              | -   | Ground for digital I/O                            |  |  |
| 17  | EF <sub>CM</sub>  | 0   | Error flag for common mode over range, active low |  |  |
| 18  | EF <sub>LD</sub>  | 0   | Error flag for load error, active low             |  |  |
| 19  | EF <sub>OT</sub>  | 0   | Error flag for over temperature, active low       |  |  |
| 20  | OD                | I   | Output disable, disabled low                      |  |  |
| Pad | Exposed Pad       | -   | Exposed thermal pad must be connected to V-       |  |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                     |                        | M      | IN         | MAX        | UNIT |
|-------------------------------------|------------------------|--------|------------|------------|------|
| Supply voltage, V <sub>VSP</sub>    |                        |        |            | +44        | V    |
|                                     | Voltage <sup>(2)</sup> | (V-) · | - 0.5      | (V+) + 0.5 | V    |
| Signal input terminals              | Current <sup>(2)</sup> |        |            | ±25        | mA   |
| DGND                                |                        |        |            | ±25        | mA   |
| Output short circuit <sup>(3)</sup> |                        |        | Continuous |            |      |
| Operating temperature               |                        | -5     | 55         | 125        | °C   |
| Junction temperature                |                        |        |            | 150        | °C   |
| Storage temperature, 7              | stg                    | -5     | 55         | 125        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be current limited. DRV pin allows a peak current of 50 mA. See the *Output Protection* section in *Application and Implementation*.

(3) See Driver Output Disable in Application and Implementation for thermal protection.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                             | MIN | NOM MAX            | UNIT |
|-----------------------------|-----|--------------------|------|
| Specified temperature range | -40 | 85                 | °C   |
| Operating temperature range | -55 | 125 <sup>(1)</sup> | °C   |

(1)  $EF_{OT}$  not connected with  $\overline{OD}$ .

#### 6.4 Thermal Information

|                       |                                              | XTR305     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGW (VQFN) | UNIT |
|                       |                                              | 20 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 32.9       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 25.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 12.6       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 12.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics: Voltage Output Mode

All specifications at  $T_A = 25^{\circ}$ C,  $V_S = \pm 20$  V,  $R_{LOAD} = 800 \Omega$ ,  $R_{SET} = 2 k\Omega$ ,  $R_{OS} = 2 k\Omega$ ,  $V_{REF} = 4$  V,  $R_{GAIN} = 10 k\Omega$ , input signal span 0 V to 4 V, and  $C_C = 100$  pF, unless otherwise noted.

|                      | PARAMETER                                                  | TEST CONDITIONS                                                                | MIN      | ТҮР   | MAX      | UNIT         |
|----------------------|------------------------------------------------------------|--------------------------------------------------------------------------------|----------|-------|----------|--------------|
| OFFSET \             | /OLTAGE                                                    | ·                                                                              |          |       |          |              |
| V <sub>OS</sub>      | Offset voltage, RTI                                        |                                                                                |          | ±0.4  | ±2.5     | mV           |
| dV <sub>OS</sub> /dT | Offset voltage vs temperature                              | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                          |          | ±1.6  | ±10      | μV/°C        |
| PSRR                 | Offset voltage vs power supply                             | $V_{S} = \pm 5 V$ to $\pm 22 V$                                                |          | ±0.2  | ±10      | μV/V         |
| INPUT VO             | LTAGE RANGE                                                |                                                                                |          |       |          |              |
|                      | Nominal setup for ±10-V output                             | See Figure 35                                                                  |          |       |          |              |
|                      | Input voltage for linear operation                         |                                                                                | (V-) + 3 |       | (V+) - 3 | V            |
| NOISE                |                                                            |                                                                                |          |       |          |              |
|                      | Voltage noise, f = 0.1 Hz to 10 Hz,<br>RTI                 |                                                                                |          | 3     |          | $\mu V_{PP}$ |
| e <sub>n</sub>       | Voltage noise density, f = 1 kHz,<br>RTI                   |                                                                                |          | 40    |          | nV/√Hz       |
| OUTPUT               |                                                            |                                                                                |          |       |          |              |
|                      | Voltage output swing from rail                             | $I_{DRV} \le 15 \text{ mA}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$  | (V-) +3  |       | (V+) - 3 | V            |
|                      | Gain nonlinearity                                          |                                                                                |          | ±0.01 | ±0.2     | %FS          |
|                      | Gain nonlinearity vs temperature                           | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                          |          | ±0.1  | ±1       | ppm/°C       |
| I <sub>B</sub>       | Gain error                                                 |                                                                                |          | ±0.04 | ±0.2     | %FS          |
|                      | Gain error vs temperature                                  | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                          |          | ±0.2  | ±1       | ppm/°C       |
|                      | Output impedance, dV <sub>DRV</sub> /dI <sub>DRV</sub>     |                                                                                |          | 7     |          | mΩ           |
|                      | Output leakage current while output<br>disabled            | $\overline{\text{OD}}$ pin = L <sup>(1)</sup> , T <sub>A</sub> = -40°C to 85°C |          | 30    |          | nA           |
| I <sub>SC</sub>      | Short-circuit current                                      | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                          | ±15      | ±20   | ±24      | mA           |
| C <sub>LOAD</sub>    | Capacitive load drive                                      | $C_{C} = 10 \text{ nF}, R_{C} = 15^{(2)}$                                      |          | 1     |          | μF           |
|                      | Rejection of voltage difference between GND1 and GND2, RTO |                                                                                |          | 130   |          | dB           |
| FREQUEN              | ICY RESPONSE                                               |                                                                                |          |       |          |              |
|                      | Bandwidth <sup>(3)</sup>                                   | −3 dB, G = 5                                                                   |          | 300   |          | kHz          |
| SR                   | Slew rate <sup>(2)</sup>                                   |                                                                                |          | 1     |          | Mag          |
| 3K                   |                                                            | $C_{C}$ = 10 nF, $C_{LOAD}$ = 1 $\mu$ F, $R_{C}$ = 15 $\Omega$                 |          | 0.015 |          | V/µs         |
|                      | Settling time <sup>(2)(4)</sup> , 0.1%, small signal       | V <sub>DRV</sub> = ±1 V                                                        |          | 8     |          | μS           |
|                      | Overload recovery time                                     | 50% overdrive                                                                  |          | 12    |          | μS           |

(1) Output leakage includes input bias current of INA.

(2) Refer to Driving Capacitive Loads and Loop Compensation section in Application and Implementation.

(3) Small signal with no capacitive load.

 (4) 8 μs plus number of chopping periods. See Application and Implementation, Internal Current Sources, Switching Noise, and Settling Time section.



### 6.6 Electrical Characteristics: Current Output Mode

All specifications at  $T_A = 25^{\circ}$ C,  $V_S = \pm 20$  V,  $R_{LOAD} = 800 \Omega$ ,  $R_{SET} = 2 k\Omega$ ,  $R_{OS} = 2 k\Omega$ ,  $V_{REF} = 4$  V, input signal span 0 V to 4 V, and  $C_C = 100$  pF, unless otherwise noted.

|                      | PARAMETER                                                  | TEST CONDITIONS                                             | MIN      | TYP   | MAX      | UNIT         |
|----------------------|------------------------------------------------------------|-------------------------------------------------------------|----------|-------|----------|--------------|
| OFFSET V             | OLTAGE                                                     |                                                             |          |       |          |              |
| V <sub>OS</sub>      | Input offset voltage                                       | Output current < 1 μA                                       |          | ±0.4  | ±2.5     | mV           |
| dV <sub>OS</sub> /dT | Input offset voltage vs temperature                        |                                                             |          | ±1.5  | ±10      | μV/°C        |
| PSRR                 | Input offset voltage vs power supply                       | $V_{\rm S} = \pm 5$ V to $\pm 22$ V                         |          | ±0.2  | ±10      | μV/V         |
| INPUT VO             | LTAGE RANGE                                                |                                                             |          |       |          |              |
|                      | Nominal setup for ±20-mA output                            | See Figure 36                                               |          |       |          |              |
|                      | Maximum input voltage for linear operation                 |                                                             | (V−) + 3 |       | (V+) - 3 | V            |
| NOISE                |                                                            |                                                             |          |       |          |              |
|                      | Voltage noise, f = 0.1Hz to 10Hz,<br>RTI                   |                                                             |          | 3     |          | $\mu V_{PP}$ |
| e <sub>n</sub>       | Voltage noise density, f = 1kHz, RTI                       |                                                             |          | 33    |          | nV/√Hz       |
| OUTPUT               |                                                            |                                                             |          |       |          |              |
|                      | Compliance voltage swing from rail                         | $I_{DRV} = \pm 24 \text{ mA}$                               | (V-) +3  |       | (V+) - 3 | V            |
|                      | Output conductance (dI <sub>DRV</sub> /dV <sub>DRV</sub> ) | $dV_{DRV} = \pm 15 \text{ V}, dI_{DRV} = \pm 24 \text{ mA}$ |          | 0.7   |          | μA/V         |
|                      | Transconductance                                           | See transfer function in Figure 36                          |          |       |          |              |
|                      | Gain error                                                 | $I_{DRV} = \pm 24 \text{ mA}$                               |          | ±0.04 | ±0.2     | %FS          |
|                      | Gain error vs temperature                                  | $I_{DRV} = \pm 24 \text{ mA}$                               |          | ±3.6  | ±10      | ppm/°C       |
| I <sub>B</sub>       | Linearity error                                            | $I_{DRV} = \pm 24 \text{ mA}$                               |          | ±0.01 | ±0.2     | %FS          |
|                      | Linearity error vs temperature                             | $I_{DRV} = \pm 24 \text{ mA}$                               |          | ±1.5  | ±10      | ppm/°C       |
|                      | Output leakage current while output<br>disabled            | $\overline{OD}$ pin = L                                     |          | 0.6   |          | nA           |
| I <sub>SC</sub>      | Short-circuit current                                      |                                                             | ±24.5    | ±32   | ±38.5    | mA           |
| C <sub>LOAD</sub>    | Capacitive load drive <sup>(1)(2)</sup>                    |                                                             |          | 1     |          | μF           |
| FREQUEN              | CY RESPONSE                                                |                                                             |          |       |          |              |
|                      | Bandwidth                                                  | -3 dB                                                       |          | 160   |          | kHz          |
| SR                   | Slew rate <sup>(2)</sup>                                   |                                                             |          | 1.3   |          | mA/μs        |
|                      | Settling time <sup>(2)(3)</sup> , 0.1%, Small<br>Signal    | $I_{DRV} = \pm 2 \text{ mA}$                                |          | 8     |          | μS           |
|                      | Overload recovery time                                     | $C_{LOAD} = 0,50\%$ overdrive                               |          | 1     |          | μS           |

(1) Refer to Driving Capacitive Loads and Loop Compensation section in Application and Implementation.

(2) With capacitive load, the slew rate can be limited by the short circuit current and the load error flag can trigger during slewing.

(3) 8 μs plus number of chopping periods. See Application and Implementation, Internal Current Sources, Switching Noise, and Settling Time section.



## 6.7 Electrical Characteristics: Operational Amplifier (OPA)

All specifications at T\_A = 25°C, V\_S = ±20 V, and R\_{LOAD} = 800  $\Omega$ , unless otherwise noted.

|                       | PARAMETER                                    | TEST CONDITIONS                                                       | MIN      | TYP                  | MAX      | UNIT    |
|-----------------------|----------------------------------------------|-----------------------------------------------------------------------|----------|----------------------|----------|---------|
| OFFSET V              | OLTAGE                                       |                                                                       |          |                      |          |         |
| V <sub>OS</sub>       | Offset voltage, RTI                          | $I_{DRV} = 0 A$                                                       |          | ±0.4                 | ±2.5     | mV      |
| dV <sub>OS</sub> /dT  | Offset voltage drift                         | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                 |          | ±1.5                 |          | μV/°C   |
| PSRR                  | Offset voltage vs power supply               | $V_{\rm S} = \pm 5$ V to $\pm 22$ V                                   |          | ±0.2                 | ±10      | μV/V    |
| INPUT VO              | LTAGE RANGE                                  |                                                                       | ·        |                      |          |         |
| V <sub>CM</sub>       | Common-mode voltage range                    |                                                                       | (V-) + 3 |                      | (V+) - 3 | V       |
| CMRR                  | Common-mode rejection ratio                  | $(V-) + 3 V < V_{CM} < (V+) - 3 V$                                    | 95       | 126                  |          | dB      |
| INPUT BIA             | SCURRENT                                     |                                                                       | ·        |                      |          |         |
| I <sub>B</sub>        | Input bias current                           |                                                                       |          | ±20                  | ±35      | nA      |
| l <sub>os</sub>       | Input offset current                         |                                                                       |          | ±0.3                 | ±10      | nA      |
|                       | PEDANCE                                      |                                                                       | ·        |                      |          |         |
|                       | Differential                                 |                                                                       |          | 10 <sup>8</sup>    5 |          | Ω    pF |
|                       | Common-mode                                  |                                                                       |          | 10 <sup>8</sup>    5 |          | Ω    pF |
| OPEN-LO               | OP GAIN                                      |                                                                       | ·        |                      |          |         |
| A <sub>OL</sub>       | Open-loop voltage gain                       | $(V-) + 3 V < V_{DRV} < (V+) - 3 V,$<br>$I_{DRV} = \pm 24 \text{ mA}$ | 95       | 126                  |          | dB      |
| OUTPUT                |                                              |                                                                       | ·        |                      |          |         |
|                       | Voltage output swing from rail               | $I_{DRV} = \pm 24 \text{ mA}$                                         | (V−) + 3 |                      | (V+) - 3 | V       |
| I <sub>LIMIT</sub>    | Short-circuit current                        | M2 = high                                                             | ±25.5    | ±32                  | ±38.5    | mA      |
| I <sub>LIMIT</sub>    |                                              | M2 = low                                                              | ±16      | ±20                  | ±24      | mA      |
| I <sub>LEAK_DRV</sub> | Output leakage current while output disabled | OD pin = L                                                            |          | 10                   |          | pА      |
| FREQUEN               | CY RESPONSE                                  | ·                                                                     |          |                      |          |         |
| GBW                   | Gain-bandwidth product                       | G = 1                                                                 |          | 2                    |          | MHz     |
| SR                    | Slew rate                                    |                                                                       |          | 1                    |          | V/μs    |

**ISTRUMENTS** 

EXAS

### 6.8 Electrical Characteristics: Instrumentation Amplifier (IA)

All specifications at  $T_A = 25^{\circ}$ C,  $V_S = \pm 20$  V,  $R_{IA} = 2$  k $\Omega$ , and  $R_{GAIN} = 2$  k $\Omega$ , unless otherwise noted. See Figure 37.

|                      | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                  | MIN      | TYP                  | MAX      | UNIT    |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|----------|---------|
| OFFSET               | /OLTAGE                                       |                                                                                                                                                                                                                  |          |                      |          |         |
| V <sub>OS</sub>      | Offset voltage, RTI                           | $I_{DRV} = 0 A$                                                                                                                                                                                                  |          | ±0.7                 | ±2.7     | mV      |
| dV <sub>OS</sub> /dT | Offset voltage vs temperature                 | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                                                                                                                                                            |          | ±2.4                 | ±10      | μV/°C   |
| PSRR                 | Offset voltage vs power supply                | $V_{S} = \pm 5 V \text{ to } \pm 22 V$                                                                                                                                                                           |          | ±0.8                 | ±10      | μV/V    |
| INPUT VC             | LTAGE RANGE                                   |                                                                                                                                                                                                                  | 1        |                      |          |         |
| V <sub>CM</sub>      | Input voltage range                           |                                                                                                                                                                                                                  | (V−) + 3 |                      | (V+) - 3 | V       |
| CMRR                 | Common-mode rejection ratio                   | RTI 100                                                                                                                                                                                                          |          | 130                  |          | dB      |
| INPUT BI             | AS CURRENT                                    |                                                                                                                                                                                                                  | 1        |                      |          |         |
| I <sub>B</sub>       | Input bias current                            |                                                                                                                                                                                                                  |          | ±20                  | ±35      | nA      |
| l <sub>os</sub>      | Input offset current                          |                                                                                                                                                                                                                  |          | ±1                   | ±10      | nA      |
| INPUT IM             | PEDANCE                                       |                                                                                                                                                                                                                  | 1        |                      |          |         |
|                      | Differential                                  |                                                                                                                                                                                                                  |          | 10 <sup>5</sup>    5 |          | Ω    pF |
|                      | Common-mode                                   |                                                                                                                                                                                                                  |          | 10 <sup>5</sup>    5 |          | Ω    pF |
| TRANSCO              | DNDUCTANCE (Gain) <sup>(1)</sup>              |                                                                                                                                                                                                                  | 1        |                      |          |         |
|                      | Transconductance error                        | IA <sub>OUT</sub> = ±2.4 mA, (V-) + 3 V <<br>V <sub>IAOUT</sub> < (V+) - 3 V                                                                                                                                     |          | ±0.04                | ±0.1     | %FS     |
|                      | Transconductance error vs temperature         | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$                                                                                                                                                                     |          | ±0.2                 |          | ppm/°C  |
|                      | Linearity error                               | (V-) + 3 V < V <sub>IAOUT</sub> < (V+) - 3 V                                                                                                                                                                     |          | ±0.01                | ±0.1     | %FS     |
|                      | Input bias current to G1, G2                  |                                                                                                                                                                                                                  |          | ±20                  |          | nA      |
|                      | Input offset current to G1, G2 <sup>(2)</sup> |                                                                                                                                                                                                                  |          | ±1                   |          | nA      |
| OUTPUT               |                                               |                                                                                                                                                                                                                  |          |                      |          |         |
|                      | Output swing to the rail                      | $IA_{OUT} = \pm 2.4 \text{ mA}$                                                                                                                                                                                  | (V−) + 3 |                      | (V+) - 3 | V       |
|                      | Output impedance                              | $IA_{OUT} = \pm 2.4 \text{ mA}$                                                                                                                                                                                  |          | 600                  |          | mΩ      |
|                      |                                               | M2 = High                                                                                                                                                                                                        |          | ±7.2                 |          | mA      |
| ILIMIT               | Short-circuit current                         | M2 = Low                                                                                                                                                                                                         |          | ±4.5                 |          | mA      |
| FREQUE               | ICY RESPONSE                                  | · ·                                                                                                                                                                                                              |          |                      |          |         |
| GBW                  | Gain-bandwidth product                        | $G = 1$ , $R_{GAIN} = 10 \text{ k}\Omega$ , $R_{IA} = 5 \text{ k}\Omega$                                                                                                                                         |          | 1                    |          | MHz     |
| SR                   | Slew rate                                     | $G = 1$ , $R_{GAIN} = 10 \text{ k}\Omega$ , $R_{IA} = 5 \text{ k}\Omega$                                                                                                                                         |          | 1                    |          | V/µs    |
|                      | Settling time <sup>(3)</sup> , 0.1%           | $\begin{split} \text{IA}_{\text{OUT}} = \pm 40 \ \mu\text{A}, \ \text{R}_{\text{GAIN}} = 10 \ \text{k}\Omega, \\ \text{R}_{\text{IA}} = 5 \ \text{k}\Omega, \ \text{C}_{\text{L}} = 100 \ \text{pF} \end{split}$ | 6        |                      |          | μs      |
|                      | Overload recovery time, 50%                   | $\label{eq:GAIN} \begin{array}{l} R_{GAIN} = 10 \; k\Omega, \; R_{IA} = 15 \; k\Omega, \\ C_{L} = 100 \; pF \end{array}$                                                                                         |          | 10                   |          |         |
|                      |                                               | 1                                                                                                                                                                                                                | 1        |                      |          |         |

(1)

Use equation: IA<sub>OUT</sub> = 2 (IA<sub>IN+</sub> - IA<sub>IN-</sub>) / R<sub>GAIN</sub> See typical characteristics curve (Figure 3). 6 µs plus number of chopping periods. See *Application and Implementation*, *Internal Current Sources, Switching Noise, and Settling* (2) (3) Time.



### 6.9 Electrical Characteristics: Current Monitor

All specifications at  $T_A = 25^{\circ}C$  and  $V_S = \pm 20$  V, unless otherwise noted. See Figure 37.

|                      | PARAMETER                         | TEST CONDITIONS                                                                         | MIN      | TYP   | MAX      | UNIT   |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------|----------|-------|----------|--------|
| OUTPUT               |                                   |                                                                                         |          |       |          |        |
| l <sub>os</sub>      | Offset current                    | I <sub>DRV</sub> = 0 A                                                                  |          | ±30   | ±100     | nA     |
| dl <sub>OS</sub> /dT | Offset current drift              | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                                   |          | ±0.05 |          | nA/°C  |
| PSRR                 | Offset current vs power supply    | $V_{\rm S} = \pm 5$ V to $\pm 22$ V                                                     |          | ±0.1  | ±10      | nA/V   |
|                      | Monitor output swing to the rail  | $I_{MON} = \pm 2.4 \text{ mA}$                                                          | (V-) + 3 |       | (V+) - 3 | V      |
|                      | Monitor output impedance          | $I_{MON} = \pm 2.4 \text{ mA}$                                                          |          | 200   |          | MΩ     |
| MONITOF              | R CURRENT GAIN <sup>(1)</sup>     |                                                                                         |          |       |          |        |
|                      | Current gain error                | $I_{DRV} = \pm 24 \text{ mA}$                                                           |          | ±0.04 | ±0.12    | %FS    |
|                      | Current gain error vs temperature | $I_{DRV} = \pm 24$ mA, $T_A = -40^{\circ}$ C to $85^{\circ}$ C                          |          | ±3.6  |          | ppm/°C |
|                      | Linearity error                   | $I_{DRV} = \pm 24 \text{ mA}$                                                           |          | ±0.01 | ±0.1     | %FS    |
|                      | Linearity error vs temperature    | $I_{DRV} = \pm 24 \text{ mA}, T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ |          | ±1.5  |          | ppm/°C |

(1) Use equation:  $I_{MON} = I_{DRV} / 10$ 

### 6.10 Electrical Characteristics: Power and Digital

All specifications at  $T_A$  = 25°C and  $V_S$  = ±20 V, unless otherwise noted. See Figure 37.

|                | PARAMETER                                                           | TEST CONDITIONS                                         | MIN | TYP   | MAX | UNIT |
|----------------|---------------------------------------------------------------------|---------------------------------------------------------|-----|-------|-----|------|
| POWER          | R SUPPLY                                                            |                                                         |     |       |     |      |
| Vs             | Specified voltage range                                             |                                                         | ±5  |       | ±20 | V    |
|                | Operating voltage range                                             |                                                         | ±5  |       | ±22 | V    |
| l <sub>Q</sub> | Quiescent current                                                   | $I_{DRV} = IA_{OUT} = 0 A$                              |     | 1.8   | 2.3 | mA   |
|                | Quiescent current over temperature                                  | $T_A = -40^{\circ}C$ to $85^{\circ}C$                   |     |       | 2.8 | mA   |
| THERM          | IAL FLAG (EF <sub>OT</sub> ) OUTPUT                                 |                                                         |     |       |     |      |
|                | Alarm (EF <sub>OT</sub> pin LOW)                                    |                                                         |     | 140   |     | °C   |
|                | Return to normal operation (EF <sub>OT</sub> pin HIGH)              |                                                         |     | 125   |     | °C   |
| DIGITA         | L INPUTS (M1, M2, OD)                                               | •                                                       | -   |       | ,   |      |
|                | VIL low-level input voltage                                         |                                                         |     | ≤ 0.8 |     | V    |
|                | V <sub>IH</sub> high-level input voltage                            |                                                         |     | > 1.4 |     | V    |
|                | Input current                                                       |                                                         |     | ±1    |     | μA   |
| DIGITA         | L OUTPUTS (EF <sub>LD</sub> , EF <sub>CM</sub> , EF <sub>OT</sub> ) |                                                         |     |       |     |      |
|                | I <sub>OH</sub> high-level leakage current (open-<br>drain)         |                                                         |     | -1.2  |     | μΑ   |
|                | V <sub>OL</sub> low-level output voltage                            | I <sub>OL</sub> = 5 mA                                  |     | 0.8   |     | V    |
|                | V <sub>OL</sub> low-level output voltage                            | I <sub>OL</sub> = 2.8 mA                                |     | 0.4   |     | V    |
| DIGITA         | L GROUND PIN <sup>(1)</sup>                                         | •                                                       |     |       |     |      |
|                | Current input                                                       | M1 = M2 = L, $\overline{OD}$ = H, all digital outputs H |     | -25   |     | μΑ   |

(1) Use equation:  $(V-) \leq DGND \leq (V+) - 7 V$ 

XTR305 SBOS913-FEBRUARY 2018

### 6.11 Typical Characteristics

at  $T_A = 25^{\circ}C$  and V+ = ±20 V, unless otherwise noted



EXAS



### **Typical Characteristics (continued)**





TEXAS INSTRUMENTS

www.ti.com

### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$  and V+ = ±20 V, unless otherwise noted





### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$  and V+ = ±20 V, unless otherwise noted



TEXAS INSTRUMENTS

www.ti.com

### **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$  and V+ = ±20 V, unless otherwise noted





### **Typical Characteristics (continued)**





## 7 Detailed Description

### 7.1 Overview

Built on a robust high-voltage BiCMOS process, the XTR305 is designed to interface the 5-V or 3-V supply domain used for processors, signal converters, and amplifiers to the high-voltage and high-current industrial signal environment. The device is specified for up to  $\pm 20$ -V supply, but can also be powered asymmetrically (for example,  $\pm 24$  V and  $\pm 5$  V). It is designed to allow insertion of external circuit protection elements and drive large capacitive loads.

### 7.2 Functional Block Diagrams



Copyright © 2017, Texas Instruments Incorporated

Figure 35. Standard Circuit for Voltage Output Mode



## **Functional Block Diagrams (continued)**



Copyright © 2017, Texas Instruments Incorporated

Figure 36. Standard Circuit for Current Output Mode

TEXAS INSTRUMENTS

www.ti.com

## **Functional Block Diagrams (continued)**



Copyright © 2017, Texas Instruments Incorporated

Figure 37. Standard Circuit for Externally Configured Mode

### 7.3 Feature Description

### 7.3.1 Functional Features

The XTR305 provides two basic functional blocks: an instrumentation amplifier (IA) and a driver that is a unique operational amplifier (OPA) for current or voltage output. This combination represents an analog output stage which can be digitally configured to provide either current or voltage output to the same terminal pin. Alternatively, it can be configured for independent measurement channels.

Three open collector error signals are provided to indicate output related errors such as overcurrent or open-load  $(EF_{LD})$  or exceeding the common-mode input range at the IA inputs  $(EF_{CM})$ . An overtemperature flag  $(EF_{OT})$  can be used to control output disable to protect the circuit. The monitor outputs  $(I_{MON} \text{ and } IA_{OUT})$  and the error flags offer optimal testability during operation and configuration. The  $I_{MON}$  output represents the current flowing into the load in voltage output mode, while the  $IA_{OUT}$  represents the voltage across the connectors in current output mode. Both monitor outputs can be connected together when used in current or voltage output mode because the monitor signals are multiplexed accordingly.

### 7.3.2 Current Monitor

In current output mode (M2 = high), the XTR305 provides high output impedance. A precision current mirror generates an exact 1/10th copy of the output current and this current is either routed to the summing junction of the OPA to close the feedback loop (in the current output mode) or to the  $I_{MON}$  pin for output current monitoring in other operating modes.

The high accuracy and stability of this current split results from a cycling chopper technique. This design eliminates the need for a precise shunt resistor or a precise shunt voltage measurement, which would require high common-mode rejection performance.



During a saturation condition of the DRV output (the error flag is active), the monitor output ( $I_{MON}$ ) shows a current peak because the loop opens. Glitches from the current mirror chopper appear during this time in the monitor signal. This part of the signal cannot be used for measurement.

### 7.3.3 Error Flags

The XTR305 is designed for testability of its proper function and allows observation of the conditions at the load connection without disrupting service.

If the output signal is not in accordance to the transfer function, an error flag is activated (limited by the dynamic response capabilities). These error flags are in addition to the monitor outputs,  $I_{MON}$  and  $IA_{OUT}$ , which allow the momentary output current (in voltage mode) or output voltage (in current mode) to be read back.

This combination of error flag and monitor signal allows easy observation of the XTR305 for function and working condition, providing the basis for not only remote control, but also for remote diagnosis.

All error flags of the XTR305 have open collector outputs with a weak pullup of approximately 1  $\mu$ A to an internal 5 V. External pullup resistors to the logic voltage are required when driving 3-V or 5-V logic.

The output sink current should not exceed 5 mA. This is just enough to directly drive optical-couplers, but a current-limiting resistor is required.

There are three error flags:

- IA Common-Mode Over Range (EF<sub>CM</sub>): goes low as soon as the inputs of the IA reach the limits of the linear operation for the input voltage. This flag shows noise from the saturated current mirrors which can be filtered with a capacitor to GND.
- Load Error (EF<sub>LD</sub>): indicates fault conditions driving voltage or current into the load. In voltage output mode it monitors the voltage limits of the output swing and the current limit condition caused from short or low load resistance. In current output mode it indicates a saturation into the supply rails from a high load resistance or open load.
- 3. **Overtemperature Flag (EF**<sub>oT</sub>): a digital output that goes low if the chip temperature reaches a temperature of 140°C and resets as soon as it cools down to 125°C. It does not automatically shut down the output; it allows the user system to take action on the situation. If desired, this output can be connected to output disable ( $\overline{OD}$ ) which disables the output and therefore removes the source of power. This connection acts like an automatic shut down, but requires a 2.2-k $\Omega$  external pullup resistor to safely override the internal current sources. The IA channel is not affected, which allows continuous observation of the voltage at the output.

#### 7.3.4 Power On/Off Glitch

When power is turned on or off, most analog amplifiers generate some glitching of the output because of internal circuit thresholds and capacitive charges. Characteristics of the supply voltage, as well as its rise and fall time, directly influence output glitches. Load resistance and capacitive load also affect the amplitude.

The output disable control ( $\overline{OD}$ ) cannot fully suppress glitches during power-on and power-off, but reduces the energy significantly. The glitch consists of a small amount of current and capacitive charge (voltage) that reacts with the resistive and capacitive load. The bias current of the IA inputs that are normally connected to the output also generate a voltage across the load.

### Feature Description (continued)

Figure 38 indicates no glitches when transitioning between disable and enable. This measurement is made with a load resistance of 1 k $\Omega$  and tested in the circuit configuration of Figure 40.



Figure 38. Output Signal During Toggle of OD

When the power is off or with low supply, the output is diode clamped to the momentary supply voltage, but can float while output disabled within those limits unless terminated. Only an external switch (relays or opto-relays) can isolate the output under such conditions. Refer to Figure 39 for an illustration of this configuration. The same consideration applies if low impedance zero output is required, even during power off.



Figure 39. Example for Opto-Relay Output Isolation

### 7.4 Device Functional Modes

The XTR305 has a three functional modes: voltage output mode as shown in Figure 35, current output mode as shown in Figure 36, and externally configured mode as shown in Figure 37.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The following sections provide details regarding the typical application of the XTR305 using three different functional modes: voltage output mode as shown in Figure 35, current output mode as shown in Figure 36, and externally configured mode as shown in Figure 37.

### 8.2 Typical Application



Copyright © 2017, Texas Instruments Incorporated

- (1) See the *Electrical Characteristics: Power and Digital* and *Digital I/O and Ground Considerations* section for operating limits of DGND.
- (2) Connect thermal pad to V-.

#### Figure 40. Standard Circuit Configuration

#### 8.2.1 Design Requirements

Consider the following information during XTR305 circuit configuration:

- Recommended bypassing: 100 nF or more for supply bypassing at each supply.
- $R_{IMON}$  can be in the k $\Omega$  range or short-circuited if not used. Do not leave this current output unconnected it would saturate the internal current source. The current at this  $I_{MON}$  output is  $I_{DRV}$  / 10. Therefore,  $V_{IMON} = R_{IMON} (I_{DRV} / 1 0)$ .
- $R_3$  is not required but can match  $R_{SET}$  (or  $R_{SET} || R_{OS}$ ) to compensate for the bias current.
- R<sub>IA</sub> can be short-circuited if not used. Do not leave this current output unconnected. R<sub>GAIN</sub> is selected to 10 kΩ to match the output of 10 V with 20 mA for the equal input signal.
- R<sub>C</sub> ensures stability for unknown load conditions and limits the current into the internal protection diodes. C<sub>4</sub> helps protect the device. Overvoltage clamp diodes (standard 1N4002) might be necessary to protect the output.
- R<sub>6</sub>, R<sub>7</sub>, and C<sub>5</sub> protect the IA.
- R<sub>LOAD</sub> and C<sub>LOAD</sub> represent the load resistance and load capacitance.
- R<sub>SET</sub> defines the transfer gain. It can be split to allow a signal offset and, therefore, allow a 5-V single-supply digital-to-analog converter (DAC) to control a ±10-V or ±20-mA output signal.

The XTR305 can be used with asymmetric supply voltages; however, the minimum negative supply voltage must be equal to or more negative than -3 V (typically -5 V). This supply value ensures proper control of 0 V and 0 mA with wire resistance, ground offsets, and noise added to the output. For positive output signals, the current requirement from this negative voltage source is less than 5 mA.

GND1 through GND4 must be selected to fulfill specified operating ranges. DGND must be in the range of  $(V-) \le DGND \le (V+) -7 V$ .

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Voltage Output Mode

In voltage output mode (M1 and M2 are connected low or left unconnected), the feedback loop through the IA provides high impedance remote sensing of the voltage at the destination, compensating the resistance of a protection circuit, switches, wiring, and connector resistance. The output of the IA is a current that is proportional to the input voltage. This current is internally routed to the OPA summing junction through a multiplexer, as shown in Figure 41.

A 1:10 copy of the output current of the OPA can be monitored at the  $I_{MON}$  pin. This output current and the known output voltage can be used to calculate the load resistance or load power.

During an output short-circuit or an overcurrent condition the XTR305 output current is limited and  $EF_{LD}$  (load error, active low) flag is activated.





Copyright © 2017, Texas Instruments Incorporated

Figure 41. Simplified Voltage Output Mode Configuration

Applications not requiring the remote sense feature can use the OPA in stand-alone operation (M1 = high). In this case, the IA is available as a separate input channel.

The IA gain can be set by two resistors,  $R_{GAIN}$  and  $R_{SET}$  (Equation 1):

$$V_{\rm OUT} = \frac{R_{\rm GAIN}}{2R_{\rm SET}} \, V_{\rm IN} \tag{1}$$

or when adding an offset, V<sub>REF</sub>, to get bidirectional output with a single-ended input shown in Equation 2:

$$V_{OUT} = \frac{R_{GAIN}}{2} \left( \frac{V_{IN}}{R_{SET}} + \frac{V_{IN} - V_{REF}}{R_{OS}} \right)$$
(2)

The  $R_{SET}$  resistor is also used in current output mode. Therefore, it is useful to define  $R_{SET}$  for the current mode, then set the ratio between current and voltage span with  $R_{GAIN}$ .

#### 8.2.2.2 Current Output Mode

١

The XTR305 does not require a shunt resistor for current control because it uses a precise current mirror arrangement.

In current output mode (M1 connected low, or left unconnected and M2 connected high), a precise copy of 1/10th of the output is internally routed back to the summing junction of the OPA through a multiplexer, closing the control loop for the output current.

The OPA driver can deliver more than  $\pm 24$  mA within a wide output voltage range. An open-output condition or high-impedance load that prevents the flow of the required current activates the EF<sub>LD</sub> flag and the IA can become overloaded and draw greater than 7-mA saturation current.

While in current output mode, a current ( $I_{IA}$ ) that is proportional to the voltage at the IA input is routed to  $IA_{OUT}$  and can be used to monitor the load voltage. A resistor converts this current into voltage. This arrangement makes level shifting easy.

Copyright © 2018, Texas Instruments Incorporated

Alternatively, the IA can be used as an independent monitoring channel. If this output is not used, connect it to GND to maintain proper function of the monitor stage, as shown in Figure 42.



Figure 42. Simplified Current Output Mode Configuration

The transconductance (gain) can be set by the resistor, R<sub>SET</sub>, according to Equation 3:

$$I_{OUT} = \frac{10}{R_{SET}} V_{IN}$$
(3)

or when adding an offset  $V_{REF}$  to get bidirectional output with a single-ended input shown in Equation 4:

$$I_{OUT} = 10 \left( \frac{V_{IN}}{R_{SET}} + \frac{V_{IN} - V_{REF}}{R_{OS}} \right)$$

(4)



#### 8.2.2.3 Input Signal Connection

It is possible to drive the XTR305 with a unidirectional input signal and still get a bidirectional output by adding an additional resistor,  $R_{OS}$ , and an offset voltage signal,  $V_{REF}$ . It can be a mid-point voltage or a signal to shift the output voltage to a desired value.

This design is illustrated in Figure 43a, Figure 43b, and Figure 43c. As with a normal operational amplifier, there are several options for offset-shift circuits. The input can be connected for inverting or noninverting gain. Unlike many op amp input circuits, however, this configuration uses current feedback, which removes the voltage relationship between the noninverting input and output potential because there is no feedback resistor.



b) Noninverting Input







Copyright © 2017, Texas Instruments Incorporated

#### Figure 43. Circuit Options for Op Amp Output Level Shifting

The input bias current effect on the offset voltage can be reduced by connecting a resistor in series with the positive input that matches the approximate resistance at the negative input. This resistor placed close to the input pin acts as a damping element and makes the design less sensitive to RF noise. See  $R_3$  in Figure 40.

#### 8.2.2.4 Externally-Configured Mode: OPA and IA

It is possible to use the precision of the operational amplifier (OPA) and instrumentation amplifier (IA) independently from each other by configuring the digital control pins (M1 high). In this mode, the IA output current is routed to  $I_{AOUT}$  and the copy of the OPA output current is routed to  $I_{MON}$ , as shown in Figure 37.

This mode allows external configuration of the analog signal routing and feedback loop.

The current output IA has high input impedance, low offset voltage and drift, and very high common-mode rejection ratio. An external resistor ( $R_{IA}$ ) can be used to convert the output current of the IA ( $I_{IA}$ ) to an output voltage. The gain is given by Equation 5:

Copyright © 2018, Texas Instruments Incorporated



ISTRUMENTS

**EXAS** 

$$I_{IA} = \frac{2}{R_{GAIN}} V_{IN} \text{ or } V_{IA} = \frac{2R_{IA}}{R_{GAIN}} V_{IN}$$

The OPA provides low drift and high voltage output swing that can be used like a common operational amplifier by connecting a feedback network around it. In this mode, the copy of the output current is available at the  $I_{MON}$  pin (it includes the current into the feedback network). It provides an output current limit for protection, which can be set between two ranges by M2. The error flag indicates an overcurrent condition, as well as indicating driving the output into the supply rails.

Alternatively, the feedback can be closed through the I<sub>MON</sub> pin to create a precise voltage-to-current converter.

### 8.2.2.5 Driver Output Disable

The OPA output (DRV) can be switched to a high-impedance mode by driving the  $\overline{OD}$  control pin low. This input can be connected to the overtemperature flag,  $EF_{OT}$ , and a pullup resistor to protect the IC from overtemperature by disconnecting the load.

The output disable mode can be used to sense and measure the voltage at the IA input pins without loading from the DRV output. This mode allows testing of any voltage present at the I/O connector. However, consider the bias current of the IA input pins.

The digital control inputs, M1 and M2, set the four operation modes of the XTR305 as shown in Table 1. When M1 is asserted low, M2 determines voltage or current mode and the corresponding appropriate current limit ( $I_{SC}$ ) setting. When M1 is high, the internal feedback connections are opened;  $IA_{OUT}$  and  $I_{MON}$  are both connected to the output pins; and M2 only determines the current limit ( $I_{SC}$ ) setting.

<u>M1</u> and M2 are pulled low internally with 1  $\mu$ A. Terminate these two pins to avoid noise coupling. Output disable (OD) is internally pulled high with approximately 1  $\mu$ A. When connecting OD to EF<sub>OT</sub>, a 2.2-k $\Omega$  pullup resistor is recommended.

| Table II cullinary of configuration filodoc |    |                  |                                                     |  |  |  |  |  |
|---------------------------------------------|----|------------------|-----------------------------------------------------|--|--|--|--|--|
| M1                                          | M2 | MODE             | DESCRIPTION                                         |  |  |  |  |  |
| L                                           | L  | V <sub>OUT</sub> | Voltage output mode, $I_{SC} = 20 \text{ mA}$       |  |  |  |  |  |
| L                                           | Н  | I <sub>OUT</sub> | Current output mode, $I_{SC} = 32 \text{ mA}$       |  |  |  |  |  |
| Н                                           | L  | Ext              | IA and $I_{MON}$ on external pins, $I_{SC}$ = 20 A  |  |  |  |  |  |
| н                                           | Н  | Ext              | IA and $I_{MON}$ on external pins, $I_{SC}$ = 32 mA |  |  |  |  |  |

#### Table 1. Summary of Configuration Modes<sup>(1)</sup>

(1)  $\overline{OD}$  is a control pin independent of M1 or M2.

### 8.2.2.6 Driving Capacitive Loads and Loop Compensation

For normal operation, the driver OPA and the IA are connected in a closed loop for voltage output. In current output mode, the current copy closes the loop directly.

In current output mode, loop compensation is not critical, even for large capacitive loads. However, in voltage output mode, the capacitive load, together with the source impedance and the impedance of the protection circuit, generates additional phase lag. The IA input might also be protected by a low-pass filter that influences phase in the closed loop.

The loop compensation low-pass filter consists of  $C_C$  and the parallel resistance of  $R_{OS}$  and  $R_{SET}$ . For loop stability with large capacitive load, the external phase shift has to be added to the OPA phase. With  $C_C$ , the voltage gain of the OPA has to approach zero at the frequency where the total phase approaches 180° + 135°.

The best stability for large capacitive loads is provided by adding a small resistor,  $R_C$  (15  $\Omega$ ). See the *Output Protection* section.

An empirical method of evaluation is using a square wave input signal and observing the settling after transients. Use small signal amplitudes only—steep signal edges cause excessive current to flow into the capacitive load and may activate the current limit, which hides or prevents oscillation. A small-signal oscillation can be hidden from large capacitive loads, but observing the  $I_{MON}$  output on an appropriate resistor (use a similar value like  $R_{SET}||R_{OS}$ ) would indicate stability issues. Note that noise pulses at  $I_{MON}$  during overload (EF<sub>LD</sub> active) are normal and are caused by cycling of the current mirror.



The voltage output mode includes the IA in the loop. An additional low-pass filter in the input reverses the phase and therefore increases the signal bandwidth of the loop, but also increases the delay. Again, loop stability has to be observed. Overloading the IA disconnects the closed loop and the output voltage rails.

#### 8.2.2.7 Internal Current Sources, Switching Noise, and Settling Time

The accuracy of the current output mode and the DC performance of the IA rely on dynamically-matched current mirrors.

Identical current sources are rotated to average out mismatch errors. It can take several clock cycles of the internal 100-kHz oscillator (or a submultiple of that frequency) to reach full accuracy. This may dominate the settling time to the 0.1% accuracy level and can be as much as 100  $\mu$ s in current output mode or 40  $\mu$ s in voltage output mode.

A small portion of the switching glitches appear at the DRV output, and also at the  $I_{MON}$  and  $IA_{MON}$  outputs. The standard circuit configuration, with  $R_C$ ,  $C_4$ , and  $C_C$ , which are required for loop compensation and output protection, also helps reduce the noise to negligible levels at the signal output. If necessary, the monitor outputs can be filtered with a shunt capacitor.

#### 8.2.2.8 IA Structure, Voltage Monitor

The instrumentation amplifier has high-impedance NPN transistor inputs that do not load the output signal, which is especially important in current output mode. The output signal is a controlled current that is multiplexed either to the SET pin (to close the voltage output loop) or to IA<sub>OUT</sub> (for external access).

The principal circuit is shown in Figure 44. The two input buffer amplifiers reproduce the input difference voltage across  $R_{GAIN}$ . The resulting current through this resistor is bidirectionally mirrored to the output. That mirroring results in the transfer function of Equation 6:

$$I_{IA} = IA_{OUT} = 2 \frac{(IA_{IN+} - IA_{IN-})}{R_{GAIN}}$$

(6)

The accuracy and drift of R<sub>GAIN</sub> defines the accuracy of the voltage to current conversion. The high accuracy and stability of the current mirrors result from a cycling chopper technique.



Copyright © 2017, Texas Instruments Incorporated

Figure 44. IA Block Diagram



The output current, IA<sub>OUT</sub>, of the instrumentation amplifier is limited to protect the internal circuitry. This current limit has two settings controlled by the state of M2 (see *Electrical Characteristics: Instrumentation Amplifier (IA)*, Short-Circuit Current specification).

#### NOTE

If R<sub>SET</sub> is too small, the current output limitation of the instrumentation amplifier can disrupt the closed loop of the XTR305 in voltage output mode.

With M2 = low, the nominal  $R_{GAIN}$  of 10 k $\Omega$  allows an input voltage of 20  $V_{PP}$ , which produces an output current of 4 mA<sub>PP</sub>. When using lower resistors for  $R_{GAIN}$  that can allow higher currents, the IA output current limitation must be taken into account.

#### 8.2.2.9 Digital I/O and Ground Considerations

The XTR305 offers voltage output mode, current output mode, external configuration, and instrumentation mode (voltage input). In addition, the internal feedback mode can be disconnected and external loop connections can be made. These modes are controlled by M1 and M2 (see Table 1). The OD input pin controls enable or disable of the output stage (OD is active low).

The digital I/O is referenced to DGND and signals on this pin must remain within 5 V of the DGND potential. This DGND pin carries the output low-current (sink current) of the logic outputs. DGND can be connected to a potential within the supply voltage but needs to be 8 V below the positive supply. Proper connection avoids current from the digital outputs flowing into the analog ground.

#### CAUTION

The DGND has normally reverse-biased diodes connected to the supply. Therefore, high and destructive currents could flow if DGND is driven beyond the supply rails by more than a diode forward voltage. *Avoid this condition during power on and power off.* 

#### 8.2.2.10 Output Protection

The XTR305 is intended to operate in a harsh industrial environment. Therefore, a robust semiconductor process was chosen for this design. However, some external protection is still required.

The instrumentation amplifier inputs can be protected by external resistors that limit current into the protection cell behind the IC pins, as shown in Figure 45. This cell conducts to the power-supply connection through a diode as soon as the input voltage exceeds the supply voltage. The circuit configuration example shows how to arrange these two external resistors.

The bias current is best cancelled if both resistors are equal. The additional capacitor reduces RF noise in the input signal to the IA.



Figure 45. Current-Limiting Resistors

The load connection to the DRV output must be low impedance; therefore, external protection diodes may be necessary to handle excessive currents, as shown in Figure 46. The internal protection diodes start to conduct earlier than a normal external PN-type diode because they are affected by the higher die temperature. Therefore, either Schottky diodes are required, or an additional resistor ( $R_c$ ) can be placed in series with the input. An example of this protection is shown in Figure 46. Assuming the standard diodes limit the voltage to 1.4 V and the internal diodes clamp at 0.7 V, this resistor can limit the current into the internal protection diodes to 50 mA shown in Equation 7:



$$\frac{(1.4V - 0.7V)}{15\Omega} = 47mA$$

 $R_{C}$  is also part of the recommended loop compensation.  $C_{4}$  helps protect the output against RFI and high-voltage spikes.



Copyright © 2017, Texas Instruments Incorporated

Figure 46. Example for DRV Output Protection

### 8.2.3 Application Curves

The nonlinearity of the XTR305 when operating in current output mode is shown in Figure 47 and Figure 48.



## 9 Power Supply Recommendations

Built on a robust high-voltage BiCMOS process, the XTR305 is designed to interface the 5-V or 3-V supply domain used for processors, signal converters, and amplifiers to the high-voltage and high-current industrial signal environment. The device is specified for up to  $\pm 20$ -V supply, but can also be powered asymmetrically (for example, +24 V and -5 V). XTR305 is designed to allow insertion of external circuit protection elements and drive large capacitive loads.

Copyright © 2018, Texas Instruments Incorporated

(7)

## 10 Layout

### 10.1 Layout Guidelines

Supply bypass capacitors must be close to the package and connected with low-impedance conductors. Avoid noise coupled into  $R_{GAIN}$ , and observe wiring resistance. For thermal management, see the *VQFN Package and Heat Sinking* section.

Layout for the XTR305 is not critical; however, its internal current chopping works best with good (low dynamic impedance) supply decoupling. Therefore, avoid through-hole contacts in the connection to the bypass capacitors or use multiple through-hole contacts. Switching noise from power supplies should be filtered enough to reduce influence on the circuit. Small resistors ( $2-\Omega$ , for example) or damping inductors in series with the supply connection (between the DC-DC converter and the XTR circuit) act as a decoupling filter together with the bypass capacitor as shown in Figure 49.

Resistors connected close to the input pins help dampen environmental noise coupled into conductor traces. Therefore, place the OPA input- and IA input-related resistors close to the package. Also, avoid additional wire resistance in series to  $R_{SET}$ ,  $R_{OS}$ , and  $R_{GAIN}$  (observe the reliability of the through-hole contacts), because this resistance could produce gain and offset error as well as drift; 1  $\Omega$  is already 0.1% of the 1-k $\Omega$  resistor.

The exposed lead-frame die pad on the bottom of the package must be connected to V-, pin 11 (see the VQFN Package and Heat Sinking section for more details).



Copyright © 2017, Texas Instruments Incorporated

## Figure 49. Suggested Supply Decoupling for Noisy Chopper-Type Supplies

## 10.2 Layout Example

A detailed layout example can be found in the technical document *XTR300EVM*. This document is available for download at www.ti.com. The example layout is also shown in Figure 50.



### Layout Example (continued)



Figure 50. Layout Example

### 10.3 VQFN Package and Heat Sinking

The XTR305 is available in a VQFN package. This leadless, near-chip-scale package maximizes board space and enhances thermal and electrical characteristics of the device through an exposed thermal pad.

Packages with an exposed thermal pad are specifically designed to provide excellent power dissipation, but printed circuit board (PCB) layout greatly influences overall heat dissipation. The thermal resistance from junction-to-ambient ( $\theta_{JA}$ ) is specified for the packages with the exposed thermal pad soldered to a normalized PCB, as described in the technical brief *PowerPAD<sup>TM</sup>* Thermally-Enhanced Package. See also *EIA/JEDEC Specifications JESD51-0 to 7, VQFN/SON PCB Attachment,* and *Quad Flatpack No-Lead Logic Packages.* These documents are available for download at www.ti.com.

### NOTE

All thermal models have an accuracy variation of ±20%.

Component population, layout of traces, layers, and air flow strongly influence heat dissipation. Worst-case load conditions should be tested in the real environment to ensure proper thermal conditions. Minimize thermal stress for proper long-term operation with a junction temperature well below +125°C.

The exposed lead-frame die pad on the bottom of the package must be connected to the V- pin.



#### **10.4 Power Dissipation**

Power dissipation depends on power supply, signal, and load conditions. It is dominated by the power dissipation of the output transistors of the OPA. For DC signals, power dissipation is equal to the product of output current,  $I_{OUT}$  and the output voltage across the conducting output transistor ( $V_S - V_{OUT}$ ).

It is very important to note that the temperature protection does not shut the device down in overtemperature conditions, unless the EF<sub>OT</sub> pin is connected to the output enable pin OD; see the *Driver Output Disable* section.

The power that can be safely dissipated in the package is related to the ambient temperature and the heat sink design and conditions. The VQFN package with an exposed thermal pad is specifically designed to provide excellent power dissipation, but board layout greatly influences the heat dissipation.

To appropriately determine the required heat sink area, calculate required power dissipation; also consider the relationship between power dissipation and thermal resistance to minimize overheat conditions and allow for reliable long-term operation.

The heat-sinking efficiency can be tested using the  $EF_{OT}$  output signal. This output goes low at nominally 140°C junction temperature (assume 6% tolerance). With full power dissipation (for example, maximum current into a 0- $\Omega$  load), the ambient temperature can be slowly raised until the OT flag goes low. This flag would indicate the minimum heat sinking for the usable operation condition.

The recommended landing pattern for the VQFN package is shown at the end of this data sheet.



### 11 Device and Documentation Support

#### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- PowerPAD<sup>™</sup> Thermally-Enhanced Package
- EIA/JEDEC Specifications JESD51-0 to 7, VQFN/SON PCB Attachment
- Quad Flatpack No-Lead Logic Packages

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



22-Mar-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| XTR305IRGWR      | ACTIVE | VQFN         | RGW     | 20   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | XTR<br>205     | Samples |
|                  |        |              |         |      |         | ,                          |                  |                     |              | 305            |         |
| XTR305IRGWT      | ACTIVE | VQFN         | RGW     | 20   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | XTR<br>305     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

22-Mar-2018

## **MECHANICAL DATA**



A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- Β. This drawing is subject to change without notice.
- Quad Flat pack, No-leads (QFN) package configuration C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.





### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated