

September 2010

# FDMC5614P P-Channel PowerTrench<sup>®</sup> MOSFET -60V, -13.5A, 100m $\Omega$

### Features

- Max  $r_{DS(on)}$  = 100m $\Omega$  at V<sub>GS</sub> = -10V, I<sub>D</sub> = -5.7A
- Max  $r_{DS(on)}$  = 135m $\Omega$  at V<sub>GS</sub> = -4.5V, I<sub>D</sub> = -4.4A
- Low gate charge
- Fast switching speed
- High performance trench technology for extremely low r<sub>DS(on)</sub>
- High power and current handling capability
- RoHS Compliant



# **General Description**

This P-Channel MOSFET is a rugged gate version of Fairchild Semiconductor's advanced PowerTrench<sup>®</sup> process. It has been optimized for power management applications requiring a wide range of gate drive voltage ratings (4.5V-20V).

## Application

- Power management
- Load switch
- Battery protection



# **MOSFET Maximum Ratings** $T_A = 25^{\circ}C$ unless otherwise noted

| Symbol                            | Parameter                                                         |                       |           | Ratings     | Units |  |
|-----------------------------------|-------------------------------------------------------------------|-----------------------|-----------|-------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                                           |                       |           | -60         | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                                            |                       |           | ±20         | V     |  |
| I <sub>D</sub>                    | Drain Current -Continuous (Package limited) T <sub>C</sub> = 25°C |                       |           | -13.5       |       |  |
|                                   | -Continuous (Silicon limited)                                     | T <sub>C</sub> = 25°C |           | -14         | A     |  |
|                                   | -Continuous                                                       | T <sub>A</sub> = 25°C | (Note 1a) | -5.7        | — A   |  |
|                                   | -Pulsed                                                           |                       |           | -23         |       |  |
| P <sub>D</sub>                    | Power Dissipation                                                 | T <sub>C</sub> = 25°C |           | 42          | W     |  |
|                                   | Power Dissipation                                                 | T <sub>A</sub> = 25°C | (Note 1a) | 2.1         | vv    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range                  |                       |           | -55 to +150 | °C    |  |
| Thermal Ch                        | naracteristics                                                    |                       |           |             |       |  |
| $R_{	ext{	heta}JC}$               | Thermal Resistance, Junction to Case                              |                       |           | 3.0         | °C/W  |  |
| $R_{	ext{	heta}JA}$               | Thermal Resistance, Junction to Ambient                           |                       | (Note 1a) | 60          | C/w   |  |

### Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| 5614P          | FDMC5614P | Power 33 | 7"        | 8mm        | 3000 units |

| Symbol                                           | Parameter                                                                                                                                                                                                          | Test Conditions                                                                     | Min        | Тур                        | Max                        | Units                      |  |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------|----------------------------|----------------------------|----------------------------|--|
| Off Chara                                        | acteristics                                                                                                                                                                                                        |                                                                                     |            |                            |                            |                            |  |
| BV <sub>DSS</sub>                                | Drain to Source Breakdown Voltage                                                                                                                                                                                  | I <sub>D</sub> = -250μA, V <sub>GS</sub> = 0V                                       | -60        |                            |                            | V                          |  |
| ΔΒV <sub>DSS</sub><br>ΔT <sub>J</sub>            | Breakdown Voltage Temperature<br>Coefficient                                                                                                                                                                       | $I_D$ = -250µA, referenced to 25°C                                                  |            | -54                        |                            | mV/°C                      |  |
| I <sub>DSS</sub>                                 | Zero Gate Voltage Drain Current                                                                                                                                                                                    | $V_{DS}$ = -48V, $V_{GS}$ = 0V                                                      |            |                            | -1                         | μA                         |  |
| GSS                                              | Gate to Source Leakage Current                                                                                                                                                                                     | $V_{GS}$ = ±20V, $V_{DS}$ = 0V                                                      |            |                            | ±100                       | nA                         |  |
| On Chara                                         | acteristics                                                                                                                                                                                                        |                                                                                     |            |                            |                            |                            |  |
| V <sub>GS(th)</sub>                              | Gate to Source Threshold Voltage                                                                                                                                                                                   | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$                                               | -1         | -1.95                      | -3                         | V                          |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$           | Gate to Source Threshold Voltage<br>Temperature Coefficient                                                                                                                                                        | $I_D = -250 \mu A$ , referenced to $25^{\circ}C$                                    |            | 4.7                        |                            | mV/°C                      |  |
|                                                  |                                                                                                                                                                                                                    | V <sub>GS</sub> = -10V, I <sub>D</sub> = -5.7A                                      |            | 84                         | 100                        |                            |  |
| r <sub>DS(on)</sub>                              | Static Drain to Source On Resistance                                                                                                                                                                               | $V_{GS}$ = -4.5V, $I_{D}$ = -4.4A                                                   | 108        |                            | 135                        | mΩ                         |  |
|                                                  |                                                                                                                                                                                                                    | $V_{GS}$ = -10V, $I_D$ = -5.7A , $T_J$ = 125°C                                      |            | 140                        | 140 168                    |                            |  |
| 9 <sub>FS</sub>                                  | Forward Transconductance                                                                                                                                                                                           | $V_{DS} = -15V, I_D = -5.7A$                                                        |            | 11                         |                            | S                          |  |
| Dvnamic                                          | Characteristics                                                                                                                                                                                                    |                                                                                     |            |                            |                            |                            |  |
| C <sub>iss</sub>                                 | Input Capacitance                                                                                                                                                                                                  |                                                                                     |            | 795                        | 1055                       | pF                         |  |
| C <sub>oss</sub>                                 | Output Capacitance                                                                                                                                                                                                 | $V_{DS} = -30V, V_{GS} = 0V,$                                                       |            | 140                        | 185                        | pF                         |  |
| C <sub>rss</sub>                                 | Reverse Transfer Capacitance                                                                                                                                                                                       | _f = 1MHz                                                                           |            | 60                         | 90                         | pF                         |  |
| d(on)<br>r<br>d(off)<br>f<br>Q <sub>g(TOT)</sub> | Turn-On Delay Time   Rise Time   Turn-Off Delay Time   Fall Time   Total Gate Charge at 10V                                                                                                                        | $V_{DD} = -30V, I_D = -1A$<br>$V_{GS} = -10V, R_{GEN} = 6\Omega$<br>$V_{GS} = -10V$ |            | 10<br>11<br>32<br>11<br>15 | 21<br>23<br>65<br>22<br>20 | ns<br>ns<br>ns<br>ns<br>nC |  |
| Q <sub>gs</sub>                                  | Gate to Source Gate Charge                                                                                                                                                                                         | V <sub>DD</sub> = -30V                                                              |            | 1.6                        | 2.1                        | nC                         |  |
| Q <sub>gd</sub>                                  | Gate to Drain "Miller" Charge                                                                                                                                                                                      | I <sub>D</sub> = -5.7A                                                              |            | 2.7                        | 3.5                        | nC                         |  |
| Drain-So                                         | urce Diode Characteristics                                                                                                                                                                                         |                                                                                     |            | <u> </u>                   |                            |                            |  |
| V <sub>SD</sub>                                  | Source to Drain Diode Forward Voltage                                                                                                                                                                              | V <sub>GS</sub> = 0V, I <sub>S</sub> = -3.2A                                        |            | -0.8                       | -1.2                       | V                          |  |
| t <sub>rr</sub>                                  | Reverse Recovery Time                                                                                                                                                                                              | - I <sub>F</sub> = -3.2A, di/dt = 100A/μs                                           |            |                            | 36                         | ns                         |  |
| Q <sub>rr</sub>                                  | Reverse Recovery Charge                                                                                                                                                                                            |                                                                                     |            |                            | 29                         | nC                         |  |
| user's board<br>(a) $R_{\theta JA} = 60^{\circ}$ | mined with the device mounted on a 1 in <sup>2</sup> oz copper pad o<br>design.<br>C/W when mounted on a 1 in <sup>2</sup> pad of 2 oz copper, 1.5'x1.5'<br>"C/W when mounted on a minimum pad of 2 oz copper.<br> | x0.062' thick PCB.                                                                  | 35°C/W whe | esign while F              |                            | mined by th                |  |
|                                                  |                                                                                                                                                                                                                    |                                                                                     |            |                            |                            |                            |  |

www.fairchildsemi.com



FDMC5614P Rev.C1

3

www.fairchildsemi.com



FDMC5614P Rev.C1

www.fairchildsemi.com

FDMC5614P P-Channel PowerTrench<sup>®</sup> MOSFET



FDMC5614P P-Channel PowerTrench<sup>®</sup> MOSFET



#### FAIRCHILD SEMICONDUCTOR TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ F-PFS™ Power-SPM™ FRFET<sup>®</sup> PowerTrench<sup>®</sup> Auto-SPM™ Global Power Resource<sup>SM</sup> Build it Now™ PowerXS™ CorePLUS™ Green FPS™ Programmable Active Droop™ p OFFT CorePOWER™ Green FPS™ e-Series™ QS™ CROSSVOLT™ Gmax™ CTL™ Quiet Series™ GTO™ Current Transfer Logic™ IntelliMAX™ RapidConfigure™ )™ DEUXPEED® ISOPLANAR™ Dual Cool™ MegaBuck™ Saving our world, 1mW/W/kW at a time™ **EcoSPARK**<sup>®</sup> MICROCOUPLER™ SignalWise™ EfficientMax™ MicroFET™ SmartMax™ ESBC™ MicroPak™ SMART START™ R F MicroPak2™ SPM® MillerDrive™ STEALTH™ MotionMax™

Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup> FAST<sup>®</sup> FastvCore™ FETBench™ FlashWriter®\* **FPSTM** 

Motion-SPM™ OptoHiT™ **OPTOLOGIC**<sup>®</sup> **OPTOPLANAR®** PDP SPM™

SuperFET™ SuperSOT™-3 SuperSOT™-6 . SuperSOT™-8 SupreMOS™ SyncFET™ Sync-Lock™

GENERAL 8\* The Power Franchise® bwer

franchise

TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ **TRUECURRENT™\*** μSerDes™



UHC Ultra FRFET™ UniFET™ VCX™ VisualMax™ XS™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

### **PRODUCT STATUS DEFINITIONS**

### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |