# FAIRCHILD

SEMICONDUCTOR®

# **FDMS2502SDC** N-Channel Dual Cool<sup>TM</sup> PowerTrench<sup>®</sup> SyncFET<sup>TM</sup> 25 V, 49 A, 1.2 m $\Omega$

#### Features

- Dual Cool<sup>TM</sup> Top Side Cooling PQFN package
- Max  $r_{DS(on)}$  = 1.2 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 35 A
- Max  $r_{DS(on)}$  = 1.7 m $\Omega$  at V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 31 A
- High performance technology for extremely low r<sub>DS(on)</sub>
- SyncFET Schottky Body Diode
- RoHS Compliant



#### **General Description**

This N-Channel MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench<sup>®</sup> process. Advancements in both silicon and Dual Cool<sup>TM</sup> package technologies have been combined to offer the lowest  $r_{DS(on)}$  while maintaining excellent switching performance by extremely low Junction-to-Ambient thermal resistance. This device has the added benefit of an efficient monolithic Schottky body diode.

#### Applications

- Synchronous Rectifier for DC/DC Converters
- Telecom Secondary Side Rectification
- High End Server/Workstation Vcore Low Side



MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                     |                                      |           | Ratings     | Units |  |
|-----------------------------------|-----------------------------------------------|--------------------------------------|-----------|-------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                       |                                      |           | 25          | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                        |                                      | (Note 4)  | ±20         | V     |  |
|                                   | Drain Current -Continuous (Package limited)   | T <sub>C</sub> = 25 °C               |           | 49          | A     |  |
|                                   | -Continuous (Silicon limited)                 | T <sub>C</sub> = 25 °C               |           | 250         |       |  |
| D                                 | -Continuous                                   | T <sub>A</sub> = 25 °C               | (Note 1a) | 43          | A     |  |
|                                   | -Pulsed                                       | 200                                  |           |             |       |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                 |                                      | (Note 3)  | 312         | mJ    |  |
| dv/dt                             | Peak Diode Recovery dv/dt                     |                                      | (Note 5)  | 1.3         | V/ns  |  |
| P <sub>D</sub>                    | Power Dissipation                             | T <sub>C</sub> = 25 °C               | 114       | 114         | W     |  |
|                                   | Power Dissipation                             | T <sub>A</sub> = 25 °C (Note 1a) 3.3 |           | 3.3         | VV    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Ra | ange                                 |           | -55 to +150 | °C    |  |

#### **Thermal Characteristics**

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case    | (Top Source)   | 2.7 |      |
|---------------------|-----------------------------------------|----------------|-----|------|
| $R_{\theta JC}$     | Thermal Resistance, Junction to Case    | (Bottom Drain) | 1.1 |      |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1a)      | 38  |      |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1b)      | 81  | °C/W |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1i)      | 16  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1j)      | 23  |      |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1k)      | 11  |      |

#### Package Marking and Ordering Information

| ĺ | Device Marking | Device      | Package                          | Reel Size | Tape Width | Quantity   |
|---|----------------|-------------|----------------------------------|-----------|------------|------------|
|   | 2502S          | FDMS2502SDC | Dual Cool <sup>TM</sup> Power 56 | 13"       | 12 mm      | 3000 units |

July 2010

| FDM                             |
|---------------------------------|
| S2502S                          |
| FDMS2502SDC N-Channel Dual Cool |
| Channe                          |
| el Dual                         |
|                                 |
| Po                              |
| werTrench <sup>®</sup> S        |
| ch <sup>®</sup> SyncF           |
| SyncFET <sup>TM</sup>           |
| TM                              |

| Symbol                                 | Parameter                                                   | Test Conditions                                                                                               | Min | Тур        | Max        | Units   |  |
|----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------------|------------|---------|--|
| ۔<br>Off Chara                         | cteristics                                                  |                                                                                                               |     |            |            |         |  |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                                                                  | 25  |            |            | V       |  |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$   | Breakdown Voltage Temperature                               | $I_D = 10$ mA, referenced to 25 °C                                                                            |     | 22         |            | mV/°C   |  |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                                                                 |     |            | 500        | μΑ      |  |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current, Forward                     | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                 |     |            | 100        | nA      |  |
| On Chara                               | cteristics                                                  |                                                                                                               |     |            |            |         |  |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 1 \text{ mA}$                                                                         | 1.2 | 1.5        | 3.0        | V       |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 10$ mA, referenced to 25 °C                                                                            |     | -5         |            | mV/°C   |  |
|                                        |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 35 A                                                                 |     | 0.9        | 1.2        |         |  |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 31 A                                                                |     | 1.2        | 1.6        | mΩ      |  |
|                                        |                                                             | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 35 \text{ A}, \text{ T}_{J} = 125 \text{ °C}$                         |     | 1.2        | 1.7        |         |  |
| 9 <sub>FS</sub>                        | Forward Transconductance                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 35 A                                                                  |     | 212        |            | S       |  |
| C <sub>iss</sub>                       | Characteristics Input Capacitance                           | V <sub>DS</sub> = 13 V, V <sub>GS</sub> = 0 V,                                                                |     | 6740       | 8965       | pF      |  |
| C <sub>oss</sub>                       | Output Capacitance                                          | _f = 1 MHz                                                                                                    |     | 1940       | 2580       | pF      |  |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance<br>Gate Resistance             |                                                                                                               |     | 314<br>0.6 | 475<br>1.3 | pF<br>Ω |  |
| R <sub>g</sub>                         |                                                             |                                                                                                               |     | 0.0        | 1.3        | 52      |  |
|                                        | J Characteristics                                           |                                                                                                               |     | 20         | 36         | ns      |  |
| t <sub>d(on)</sub><br>t <sub>r</sub>   | Rise Time                                                   |                                                                                                               |     | 9          | 18         | ns      |  |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | $V_{DD} = 13 \text{ V}, \text{ I}_{D} = 35 \text{ A},$<br>$V_{GS} = 10 \text{ V}, \text{ R}_{GEN} = 6 \Omega$ |     | 48         | 77         | ns      |  |
| t <sub>f</sub>                         | Fall Time                                                   |                                                                                                               |     | 5.3        | 11         | ns      |  |
| Q <sub>q</sub>                         | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 10 V                                                                                 |     | 95         | 133        | nC      |  |
| Q <sub>g</sub>                         | Total Gate Charge                                           | $V_{GS} = 0 V \text{ to } 4.5 V V_{DD} = 13 V,$                                                               |     | 43         | 60         | nC      |  |
| Q <sub>gs</sub>                        | Gate to Source Gate Charge                                  | $I_{\rm D} = 35 \rm{A}$                                                                                       |     | 18.6       |            | nC      |  |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               |                                                                                                               |     | 8.8        |            | nC      |  |
| *                                      | urce Diode Characteristics                                  |                                                                                                               |     | I I.       |            | I       |  |
|                                        | Source to Drain Diode Forward Voltage                       | $V_{GS} = 0 V, I_S = 2 A$ (Note 2)                                                                            |     | 0.37       | 0.7        |         |  |
| V <sub>SD</sub>                        |                                                             | $V_{GS} = 0 V, I_S = 35 A$ (Note 2)                                                                           |     | 0.74       | 1.2        | V       |  |
| t <sub>rr</sub>                        | Reverse Recovery Time                                       |                                                                                                               |     | 44         | 71         | ns      |  |
| Q <sub>rr</sub>                        | Reverse Recovery Charge                                     | - I <sub>F</sub> = 35 A, di/dt = 300 A/μs                                                                     |     | 68         | 109        | nC      |  |

### **Thermal Characteristics**

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case    | (Top Source)   | 2.7 |      |
|---------------------|-----------------------------------------|----------------|-----|------|
| $R_{\theta JC}$     | Thermal Resistance, Junction to Case    | (Bottom Drain) | 1.1 |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1a)      | 38  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1b)      | 81  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1c)      | 27  |      |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1d)      | 34  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1e)      | 16  | 0000 |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1f)      | 19  | °C/W |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1g)      | 26  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1h)      | 61  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1i)      | 16  |      |
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient | (Note 1j)      | 23  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1k)      | 11  |      |
| $R_{\theta JA}$     | Thermal Resistance, Junction to Ambient | (Note 1I)      | 13  |      |

NOTES:

1. R<sub>0,JA</sub> is determined with the device mounted on a FR-4 board using a specified pad of 2 oz copper as shown below. R<sub>0,JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.



a. 38 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

b. 81 °C/W when mounted on

a minimum pad of 2 oz copper

- c. Still air, 20.9x10.4x12.7mm Aluminum Heat Sink, 1 in<sup>2</sup> pad of 2 oz copper
- d. Still air, 20.9x10.4x12.7mm Aluminum Heat Sink, minimum pad of 2 oz copper
- e. Still air, 45.2x41.4x11.7mm Aavid Thermalloy Part # 10-L41B-11 Heat Sink, 1 in<sup>2</sup> pad of 2 oz copper
- f. Still air, 45.2x41.4x11.7mm Aavid Thermalloy Part # 10-L41B-11 Heat Sink, minimum pad of 2 oz copper
- g. 200FPM Airflow, No Heat Sink,1 in<sup>2</sup> pad of 2 oz copper
- h. 200FPM Airflow, No Heat Sink, minimum pad of 2 oz copper
- i. 200FPM Airflow, 20.9x10.4x12.7mm Aluminum Heat Sink, 1 in<sup>2</sup> pad of 2 oz copper
- j. 200FPM Airflow, 20.9x10.4x12.7mm Aluminum Heat Sink, minimum pad of 2 oz copper
- k. 200FPM Airflow, 45.2x41.4x11.7mm Aavid Thermalloy Part # 10-L41B-11 Heat Sink, 1 in<sup>2</sup> pad of 2 oz copper
- I. 200FPM Airflow, 45.2x41.4x11.7mm Aavid Thermalloy Part # 10-L41B-11 Heat Sink, minimum pad of 2 oz copper

2. Pulse Test: Pulse Width < 300  $\mu s,$  Duty cycle < 2.0%.

3. E<sub>AS</sub> of 312 mJ is based on starting T<sub>J</sub> = 25  $^{\circ}$ C, L = 1 mH, I<sub>AS</sub> = 25 A, V<sub>DD</sub> = 23 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.3 mH, I<sub>AS</sub> = 38 A.

4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.

5.  $I_{SD} \leq$  35 A, di/dt  $\leq$  200 A/µs,  $V_{DD} \leq$  BV\_{DSS}, Starting  $T_J$  = 25  $^oC.$ 



©2010 Fairchild Semiconductor Corporation FDMS2502SDC Rev.C

ID, DRAIN CURRENT (A)

NORMALIZED DRAIN TO SOURCE ON-RESISTANCE

www.fairchildsemi.com

FDMS2502SDC N-Channel Dual Cool<sup>TM</sup> PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>



©2010 Fairchild Semiconductor Corporation FDMS2502SDC Rev.C

www.fairchildsemi.com



FDMS2502SDC Rev.C

www.fairchildsemi.com

## Typical Characteristics (continued)

#### SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverse recovery characteristic of the FDMS2502SDC.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 14. FDMS2502SDC SyncFET body diode reverse recovery characteristic



Figure 15. SyncFET body diode reverse leakage versus drain-source voltage



FDMS2502SDC Rev.C

FDMS2502SDC N-Channel Dual Cool<sup>TM</sup> PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>



As used here in:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          |                       | Rev.                                                                                                                                                                                                |

9