Preferred Device

# **Triacs** Silicon Bidirectional Thyristors

Designed primarily for full-wave ac control applications, such as light dimmers, motor controls, heating controls and power supplies; or wherever full-wave silicon gate controlled solid-state devices are needed. Triac type thyristors switch from a blocking to a conducting state for either polarity of applied main terminal voltage with positive or negative gate triggering.

### Features

- Blocking Voltage to 800 V
- All Diffused and Glass Passivated Junctions for Greater Parameter Uniformity and Stability
- Small, Rugged, Thermowatt Construction for Low Thermal Resistance, High Heat Dissipation and Durability
- Gate Triggering Guaranteed in all Four Quadrants
- For 400 Hz Operation, Consult Factory
- Pb–Free Package is Available\*

#### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Rating                                                                                                                                          | Symbol                                | Value       | Unit             |
|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------|------------------|
|                                                                                                                                                 | V <sub>DRM,</sub><br>V <sub>RRM</sub> | 600<br>800  | V                |
| †On–State RMS Current ( $T_C = +80^{\circ}C$ ) Full<br>Cycle Sine Wave 50 to 60 Hz ( $T_C = +90^{\circ}C$ )                                     | I <sub>T(RMS)</sub>                   | 8.0<br>4.0  | A                |
| $^{+}$ Peak Non–Repetitive Surge Current (One<br>Full Cycle, Sine Wave 60 Hz, T <sub>C</sub> = +25°C)<br>Preceded and followed by rated current | I <sub>TSM</sub>                      | 100         | A                |
| Circuit Fusing Consideration (t = 8.3 ms)                                                                                                       | l <sup>2</sup> t                      | 40          | A <sup>2</sup> s |
| †Peak Gate Power<br>(T <sub>C</sub> = +80°C, Pulse Width = 2 μs)                                                                                | P <sub>GM</sub>                       | 20          | W                |
| †Average Gate Power<br>( $T_C = +80^{\circ}C$ , t = 8.3 ms)                                                                                     | P <sub>G(AV)</sub>                    | 0.5         | W                |
| †Peak Gate Current<br>(T <sub>C</sub> = +80°C, Pulse Width = 2.0 μs)                                                                            | I <sub>GM</sub>                       | 2.0         | A                |
| †Peak Gate Voltage<br>(T <sub>C</sub> = +80°C, Pulse Width = 2.0 μs)                                                                            | V <sub>GM</sub>                       | 10          | V                |
| †Operating Junction Temperature Range                                                                                                           | TJ                                    | -40 to +125 | °C               |
| Storage Temperature Range                                                                                                                       | T <sub>stg</sub>                      | -40 to +150 | °C               |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Indicates JEDEC Registered Data.

 V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



# **ON Semiconductor®**

http://onsemi.com

# TRIACS 8 AMPERES RMS 600 thru 800 VOLTS







A = Assembly Location

Y = Year

- WW = Work Week
- G = Pb–Free Package

#### PIN ASSIGNMENT

| 1 | Main Terminal 1 |
|---|-----------------|
| 2 | Main Terminal 2 |
| 3 | Gate            |
| 4 | Main Terminal 2 |
|   |                 |

#### **ORDERING INFORMATION**

| Device  | Package               | Shipping        |
|---------|-----------------------|-----------------|
| 2N6344  | TO-220AB              | 500 Units / Box |
| 2N6344G | TO-220AB<br>(Pb-Free) | 500 Units / Box |

Preferred devices are recommended choices for future use and best overall value.

#### THERMAL CHARACTERISTICS

| Characteristic                                                            | Symbol              | Мах | Unit |
|---------------------------------------------------------------------------|---------------------|-----|------|
| †Thermal Resistance, Junction-to-Case                                     | $R_{	ext{	heta}JC}$ | 2.2 | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Sec | TL                  | 260 | °C   |

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted; Electricals apply in both directions)

| Characteristic                                                                                                                                                                                                                                                                                                                             |                                                 | Symbol                                 | Min | Тур                            | Max                                    | Unit     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------|-----|--------------------------------|----------------------------------------|----------|
| DFF CHARACTERISTICS                                                                                                                                                                                                                                                                                                                        |                                                 |                                        |     |                                |                                        |          |
| †Peak Repetitive Blocking Current<br>(V <sub>D</sub> = Rated V <sub>DRM</sub> , V <sub>RRM</sub> ; Gate Open)                                                                                                                                                                                                                              | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 100°C | I <sub>DRM</sub> ,<br>I <sub>RRM</sub> |     | -                              | 10<br>2.0                              | μA<br>mA |
| DN CHARACTERISTICS                                                                                                                                                                                                                                                                                                                         |                                                 |                                        |     |                                |                                        |          |
| †Peak On–State Voltage ( $I_{TM}$ = ± 11 A Peak; Pulse Width = 1 to 2 ms, Duty Cycle ≤2%)                                                                                                                                                                                                                                                  |                                                 | V <sub>TM</sub>                        | -   | 1.3                            | 1.55                                   | V        |
| Gate Trigger Current (Continuous dc) (V <sub>D</sub> = 12 Vdc, R <sub>L</sub> = 100 Ω)<br>Quadrant I: MT2(+), G(+)<br>Quadrant II: MT2(+), G(-)<br>Quadrant III: MT2(-), G(-)<br>Quadrant IV: MT2(-), G(+)<br>†MT2(+), G(+); MT2(-), G(-) T <sub>C</sub> = $-40^{\circ}$ C<br>†MT2(+), G(-); MT2(-), G(+) T <sub>C</sub> = $-40^{\circ}$ C | Both<br>2N6349 only<br>Both<br>2N6349 only      | I <sub>GT</sub>                        |     | 12<br>12<br>20<br>35<br>-<br>- | 50<br>75<br>50<br>75<br>100<br>125     | mA       |
| Gate Trigger Voltage (Continuous dc) (V <sub>D</sub> = 12 Vdc, R <sub>L</sub> = 100 Ω)<br>Quadrant I: MT2(+), G(+)<br>Quadrant II: MT2(+), G(-)<br>Quadrant III: MT2(-), G(-)<br>Quadrant IV: MT2(-), G(+)<br>†MT2(+), G(+); MT2(-), G(-) T <sub>C</sub> = $-40^{\circ}$ C<br>†MT2(+), G(-); MT2(-), G(+) T <sub>C</sub> = $-40^{\circ}$ C | Both<br>2N6349 only<br>Both<br>2N6349 only      | V <sub>GT</sub>                        |     | 0.9<br>0.9<br>1.1<br>1.4<br>-  | 2.0<br>2.5<br>2.0<br>2.5<br>2.5<br>3.0 | V        |
| Gate Non–Trigger Voltage (Continuous dc)<br>(V <sub>D</sub> = Rated V <sub>DRM</sub> , R <sub>L</sub> = 10 k $\Omega$ , T <sub>J</sub> = 100°C)<br>†MT2(+), G(+); MT2(-), G(-); MT2(+), G(-); MT2(-), G(-)                                                                                                                                 |                                                 | V <sub>GD</sub>                        | 0.2 | _                              | _                                      | V        |
| +Holding Current (V <sub>D</sub> = 12 Vdc, Gate Open)<br>(Initiating Current = $\pm$ 200 mA)                                                                                                                                                                                                                                               | $T_C = 25^{\circ}C$<br>$T_C = -40^{\circ}C$     | Ι <sub>Η</sub>                         |     | 6.0<br>-                       | 40<br>75                               | mA       |
| †Turn-On Time (V <sub>D</sub> = Rated V <sub>DRM</sub> , I <sub>TM</sub> = 11 A, I <sub>GT</sub> = 120 mA, Rise Time = 0.1 $\mu$ s, Pulse V                                                                                                                                                                                                | Vidth = 2 μs)                                   | t <sub>gt</sub>                        | -   | 1.5                            | 2.0                                    | μs       |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                                                                                                                                                    |                                                 |                                        | •   |                                |                                        |          |
| Critical Rate of Rise of Commutation Voltage ( $V_D$ = Rated V <sub>DRM</sub> , I <sub>TM</sub> = 11 A, Commutating di/dt = 4.0 A/ms, Gate Unene                                                                                                                                                                                           | rgized, $T_C = 80^{\circ}C$ )                   | dv/dt(c)                               | -   | 5.0                            | -                                      | V/µs     |

†Indicates JEDEC Registered Data.

## Voltage Current Characteristic of Triacs (Bidirectional Device)

| Symbol           | Parameter                                 |
|------------------|-------------------------------------------|
| V <sub>DRM</sub> | Peak Repetitive Forward Off State Voltage |
| I <sub>DRM</sub> | Peak Forward Blocking Current             |
| V <sub>RRM</sub> | Peak Repetitive Reverse Off State Voltage |
| I <sub>RRM</sub> | Peak Reverse Blocking Current             |
| V <sub>TM</sub>  | Maximum On State Voltage                  |
| I <sub>H</sub>   | Holding Current                           |



## **Quadrant Definitions for a Triac**



All polarities are referenced to MT1.

With in-phase signals (using standard AC lines) quadrants I and III are used.





Figure 3. Typical Gate Trigger Voltage

Figure 4. Typical Gate Trigger Current



Figure 8. Typical Thermal Response

#### PACKAGE DIMENSIONS

TO-220AB CASE 221A-07 ISSUE AA





NOTES:

 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: INCH.

2. CONTROLLING DIMENSION: INCH. 3. DIMENSION 2 DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.570 | 0.620 | 14.48  | 15.75  |
| В   | 0.380 | 0.405 | 9.66   | 10.28  |
| С   | 0.160 | 0.190 | 4.07   | 4.82   |
| D   | 0.025 | 0.035 | 0.64   | 0.88   |
| F   | 0.142 | 0.147 | 3.61   | 3.73   |
| G   | 0.095 | 0.105 | 2.42   | 2.66   |
| Н   | 0.110 | 0.155 | 2.80   | 3.93   |
| J   | 0.014 | 0.022 | 0.36   | 0.55   |
| Κ   | 0.500 | 0.562 | 12.70  | 14.27  |
| L   | 0.045 | 0.060 | 1.15   | 1.52   |
| Ν   | 0.190 | 0.210 | 4.83   | 5.33   |
| Q   | 0.100 | 0.120 | 2.54   | 3.04   |
| R   | 0.080 | 0.110 | 2.04   | 2.79   |
| S   | 0.045 | 0.055 | 1.15   | 1.39   |
| Т   | 0.235 | 0.255 | 5.97   | 6.47   |
| U   | 0.000 | 0.050 | 0.00   | 1.27   |
| ۷   | 0.045 |       | 1.15   |        |
| Ζ   |       | 0.080 |        | 2.04   |

STYLE 4: PIN 1. MAIN TERMINAL 1 2. MAIN TERMINAL 2

GATE
MAIN TERMINAL 2

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use payes that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

2N6344/D